Claims
- 1. A phase-lock-loop circuit for providing frequency modulated digital signals comprising:
- a source of digital signals;
- averaging means for generating an average measure of said digital signal corresponding to low frequency components thereof;
- first voltage controlled crystal oscillator coupled to said averaging means and controlled thereby for generating a variable frequency according to said measure;
- a phase detector having its input coupled to the output of said first voltage controlled crystal oscillator;
- a loop filter having an input coupled to an output of said phase detector;
- a second voltage controlled oscillator having an input coupled to an output of said loop filter, said second voltage controlled oscillator generating an output frequency;
- a divider having an input coupled to said output frequency and an output coupled to said phase detector, said divider having an output signal with a frequency which is a submultiple of said output frequency by a selected integer N; and
- wherein the output of said source of digital signals is coupled to said input of said second voltage controlled oscillator so that high frequency components of said digital signals cause said output frequency of said second voltage controlled oscillator to be frequency-modulated while said DC value of said digital signals is compensated by means of said averaging means and first voltage controlled crystal oscillator.
- 2. A phase-lock-loop circuit comprising:
- a phase detector with an input for receiving a reference frequency;
- a loop filter having an input coupled to an output of said phase detector;
- a voltage controlled oscillator having a controlled input coupled to an output of said loop filter, said voltage controlled oscillator generating an output frequency which is a multiple of said reference frequency;
- a divider circuit having said output frequency coupled to its input and an output coupled to said phase detector, said output of said divider being said output frequency divided by said multiple;
- a microcontroller coupled to said phase detector for determining whether said voltage controlled oscillator is phase locked and if not, in what direction the frequency of said voltage controlled oscillator ought to be changed to become locked;
- a digital-to-analog converter having an input coupled to an output from said microcontroller, said digital-to-analog converter having an output coupled to said voltage controlled oscillator to preposition the operating frequency of said voltage controlled oscillator at a point as determined by said output of said digital-to-analog converter,
- wherein said voltage controlled oscillator has a first frequency control means coupled to and controlled by said loop filter for fine frequency tuning and a second frequency control means coupled to and controlled by said digital-to-analog converter for positioning the operating frequency of said voltage controlled oscillator within a selected band; and
- an analog-to-digital converter having an input coupled to said output of said loop filter and an output coupled to said microcontroller, said microcontroller monitoring said output of said analog-to-digital converter to generate a frequency correction signal to said digital-to-analog converter in order to maintain said phase-lock-loop circuit within a predetermined operating range.
- 3. A method for compensating data bias in a phase-lock-loop circuit comprising the steps of:
- averaging a digital signal to obtain a DC value representative thereof;
- generating a first reference frequency according to said DC value, said reference frequency changed in a direction to counteract said DC value of said data bias;
- generating a control voltage from said first reference frequency by means of a phase detector and loop filter;
- generating an output frequency in a voltage controlled oscillator in response in part to said generated control voltage;
- dividing said output frequency in a divider;
- feeding back said divided output frequency to said phase detector to provide a phase-lock loop through said phase detector, loop filter, voltage controlled oscillator and divider; and
- frequency modulating said output frequency by said digital signal by providing said digital signal to an input of said voltage controlled oscillator.
Parent Case Info
This is a divisional of copending application Ser. No. 07/656,704 filed on Feb. 19, 1991 and now U.S. Pat. No. 5,205,294.
US Referenced Citations (4)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 3341688 |
May 1985 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
656704 |
Feb 1991 |
|