Claims
- 1. A circuit, comprising:
a clock generator that generates a plurality of first clock signals having different phases, each first clock signal having a first frequency that is less than a reference frequency; and a prescaler coupled to the clock generator that receives the plurality of first clock signals to generate a second clock signal based on the reference frequency that is higher than the first frequency.
- 2. The circuit of claim 1, wherein the clock generator includes a plurality of delay cells coupled in series for providing the plurality of first clock signals having different phases, wherein a first one of the plurality of delay cells receive feedback signals from subsequent ones of the delay cells.
- 3. The circuit of claim 2, wherein each of the delay cells includes first and second output terminals and first through fourth input terminals.
- 4. The circuit of claim 1, wherein the clock generator is a voltage controlled oscillator (VCO), and the second clock signal is a divided clock signal.
- 5. The circuit of claim 1, wherein the circuit is a CMOS circuit formed on a single chip.
- 6. A prescaler comprising:
a divider circuit coupled to receive one of a plurality of first clock signals; a sampler circuit that receives an output signal of the divider circuit and the plurality of first signals, wherein the sampler circuit outputs a plurality of second clock signals; a selector coupled to receive the second plurality of clock signals and a selection signal, wherein the selector outputs a divided clock signal; and a logic circuit coupled between the divider circuit and the selector to output the selection signal.
- 7. The prescaler of claim 6, wherein the selector selectively outputs a current one of the second clock signals as the divided clock signal based on a previous one of the plurality of second clock signals that was previously output from the selector.
- 8. The prescaler of claim 7, wherein the current second clock signal and the previous second clock signal are out of phase.
- 9. The prescaler of claim 7, wherein the selector selectively outputs the current second clock signal according to a time delay from the output of the previous second clock signal.
- 10. The prescaler of claim 9, wherein the time delay is determined according to a sequential order of inputs of the plurality of clock signals into the multiplexer.
- 11. The prescaler of claim 6, wherein each of the first clock signals have the same period and a different phase.
- 12. A method, comprising:
outputting a plurality of clock signals, wherein each of the plurality of clock signals have the same period, and wherein at least two of the plurality of clock signals are out of phase; inputting the plurality of clock signals into a prescaler; and generating a divided clock signal having a higher frequency than the plurality of clock signals.
- 13. The method of claim 12, wherein the prescaler selectively outputs a first clock of the plurality of clock signals as the divided clock signal based on a second clock signal of the plurality of clock signals that was previously output from the prescaler.
- 14. The method of claim 13, wherein the first clock signal and the second clock signal are out of phase.
- 15. The method of claim 13, comprising selectively outputting from the prescaler the first clock signal according to a time delay from the output of the second clock signal.
- 16. The method of claim 15, comprising determining the time delay according to a sequential order of inputs of the plurality of clock signals into the prescaler.
- 17. The method of claim 11, wherein the generating step comprises:
generating a reduced frequency signal from one of the plurality of clock signals; determining a control signal based on the reduced frequency signal; sampling the plurality of clock signals according to the control signal to output a plurality of sampled clock signals; generating a selection signal by logically processing the control signal; and outputting one of the sampled clock signals as the divided signal according to the selection signal.
- 18. The method of claim 11, wherein the generating comprises:
generating a plurality of sampled clock signals from the plurality of clock signals; reducing a frequency of one of the plurality of clock signals; and selecting one of the sampled clock signals as the divided clock signal based on a control signal set according to the reduced frequency signal.
- 19. The method of claim 18, wherein a next selected sampled clock signal is based on a time delay from the selected one of the sampled clock signals.
- 20. An apparatus, comprising:
an oscillator, wherein the oscillator comprises a plurality of delay cells configured to output a plurality of signals at the same frequency having different phases; and means for outputting a signal having a different frequency than the oscillator.
- 21. The apparatus of claim 20, comprising:
means for generating a plurality of sampled clock signals from the plurality of signals; means for reducing a frequency of one of the plurality of signals; and means for selecting one of the sampled clock signals as the signal based on a control signal set according to the reduced frequency signal.
- 22. The apparatus of claim 21, wherein the means for outputting a signal having a different frequency than the oscillator comprises a multiplexer configured to:
input the plurality of signals; and output one of the plurality of signals.
BACKGROUND OF THE INVENTION
[0001] This application is a continuation of application Ser. No. 09/709,311 filed Nov. 13, 2000 (U.S. Pat. No. 6,424,192) which is a continuation-in-part of application Ser. No. 09/121,863 filed Jul. 24, 1998 (U.S. Pat. No. 6,194,947) and 09/121,601 filed Jul. 24, 1998 (U.S. Pat. No. 6,335,952) and claims priority to Provisional Application No. 60/164,874 filed Nov. 12, 1999, the contents of which are incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60164874 |
Nov 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09709311 |
Nov 2000 |
US |
Child |
10196479 |
Jul 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09121863 |
Jul 1998 |
US |
Child |
09709311 |
Nov 2000 |
US |
Parent |
09121601 |
Jul 1998 |
US |
Child |
09709311 |
Nov 2000 |
US |