Claims
- 1. A differential delay cell configured to receive a pair of differential input values and a pair of differential control values and to produce a pair of differential output values.
- 2. The differential delay cell as recited in claim 1, comprising:
a first pair of differential input transistors, each coupled for receiving one of the pair of differential input values; and a pair of cross-coupled transistors, each coupled for receiving one of the pair of differential output values at a gate terminal, and another of the pair of differential output values at a drain terminal, thereof.
- 3. The differential delay cell as recited in claim 2, further comprising a pair of differential control transistors, each coupled for receiving one of the pair of differential control values.
- 4. The differential delay cell as recited in claim 3, wherein one of the differential control transistors is coupled to the first pair of differential input transistors for conducting a first control current, while the other of the differential control transistors is coupled to the pair of cross-coupled transistors for conducting a second control current.
- 5. The differential delay cell as recited in claim 4, wherein the pair of differential control transistors are configured for ensuring, that as one of the control currents increases, the other of the control currents decreases by a substantially identical amount.
- 6. A differential delay cell, comprising:
a first pair of differential input transistors having source terminals coupled in parallel to a first constant current source through a first one of a pair of differential control transistors; and a pair of cross-coupled transistors having source terminals coupled in parallel to the first constant current source through a second one of the pair of differential control transistors.
- 7. The differential delay cell as recited in claim 6, wherein the first one of the differential control transistors is coupled for receiving a first control current from the first pair of differential input transistors, and wherein the second one of the differential control transistors is coupled for receiving a second control current from the pair of cross-coupled transistors.
- 8. The differential delay cell as recited in claim 7, wherein the pair of differential control transistors are coupled for receiving differential control values configured for increasing one of the control currents, while decreasing the other of the control currents by a substantially identical amount.
- 9. The differential delay cell as recited in claim 8, wherein the pair of differential control transistors enable the differential delay cell to provide a substantially constant gain and a substantially linear frequency versus control current response over an operational range of the differential delay cell.
- 10. The differential delay cell as recited in claim 6, further comprising a second pair of differential input transistors and a second constant current source, wherein drain and source terminals of the second pair of differential input transistors are coupled in parallel to the first pair of differential input transistors and the second constant current source, respectively.
- 11. The differential delay cell as recited in claim 10, wherein the second constant current source is adapted to prevent the differential delay cell from latching when a control current associated with the first constant current source becomes greater than approximately 50% of a total current within the differential delay cell.
- 12. The differential delay cell as recited in claim 10, further comprising a pair of resistive loads and an adjustable load, wherein each of the resistive loads are coupled between a power supply node and a drain terminal of a different one of the second pair of input transistors, and wherein the adjustable load is coupled in parallel between the drain terminals of the second pair of input transistors.
- 13. The differential delay cell as recited in claim 12, wherein the adjustable load is adapted to extend a range by which an output signal produced by the differential delay cell can be delayed relative to an input signal applied to the differential delay cell.
- 14. A phase-locked loop device, comprising:
a phase comparator; a loop filter responsive to the phase comparator; and a voltage controlled oscillator responsive to the loop filter, wherein the voltage controlled oscillator comprises one or more differential delay cells, each of which comprises:
a first pair of differential input transistors having source terminals coupled in parallel to a first constant current source through one of a pair of differential control transistors; and a pair of cross-coupled transistors having source terminals coupled in parallel to the first constant current source through another one of the pair of differential control transistors.
- 15. The phase-locked loop device as recited in claim 14, wherein the phase comparator comprises a charge pump adapted to supply a pair of differential control values to the pair of differential control transistors.
- 16. The phase-locked loop device as recited in claim 14, wherein the pair of differential control transistors are coupled for receiving differential control values, which enable a first control current flowing through one of the differential control transistors to increase, while a second control current flowing through the other of the differential control transistors is decreased by a substantially identical amount.
- 17. The phase-locked loop device as recited in claim 14, further comprising a second pair of differential input transistors coupled in parallel to the first pair of differential input transistors and to a second constant current source, wherein the second constant current source is adapted to prevent the differential delay cell from stopping oscillations in the voltage controlled oscillator when a control current associated with the first constant current source becomes greater than approximately 50% of a total current within the differential delay cell.
- 18. A delay-locked loop device, comprising:
a phase comparator; a loop filter responsive to the phase comparator; and a delay line responsive to the loop filter, wherein the delay line comprises:
at least one differential delay cell comprising a first pair of transistors for receiving differential input signals and a second pair of transistors for receiving differential control signals, wherein the differential delay cell is configured to generate differential output signals for delaying the differential input signals by an amount determined by the differential control signals.
- 19. The delay-locked loop device as recited in claim 18, wherein the phase comparator comprises a charge pump adapted to supply the differential control signals to the second pair of transistors.
- 20. The delay-locked loop device as recited in claim 18, wherein the second pair of transistors comprise differential control transistors, which enable a first control current flowing through one of the differential control transistors to increase, while a second control current flowing through the other of the differential control transistors is decreased by a substantially identical amount.
- 21. The delay-locked loop device as recited in claim 18, wherein the at least one differential delay cell further comprises a pair of resistive load elements and an adjustable load element, wherein the adjustable load element is coupled between the pair of resistive load elements for delaying the differential output signals by an additional amount over an amount provided by the differential control signals and the pair of resistive load elements.
PRIORITY CLAIM
[0001] This application claims benefit of priority to a provisional patent application, Ser. No. 60/483,208, entitled “Phased-lock Loop and Delay-locked Loop Including Differential Delay Cells Having Differential Control Inputs,” filed Jun. 27, 2003, which is hereby incorporated in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60483208 |
Jun 2003 |
US |