Claims
- 1. A frequency multiplier system comprising equally phase-shifted input signals of an identical frequency and a tree of gates, each of the Exclusive-OR type and each having two inputs and one output, said tree having at least three levels of gates including an input level of gates for receiving said phase-shifted input signals on respective inputs thereof, at least a first intermediate level of gates, said first intermediate level of gates receiving first output signals of the input level of gates on respective inputs thereof, which first output signals are a frequency multiple of said identical frequency of said phase-shifted input signals, and providing second output signals which are a frequency multiple of said phase-shifted input signals, and an output level of one gate coupled to the second output signals of said first intermediate level of gates and providing a third output signal which constitutes the output of said frequency multiplier system and which is a frequency multiple of said identical frequency of said phase-shifted input signals, at least one of said two inputs of each of said gates of said first intermediate level of gates receiving a respective one of said first output signals of the input level, and each of said phase-shifted input signals to said input level of gates flowing through an equal number of said gates to provide said third output signal of said frequency multiplier system,
- wherein said phase-shifted input signals are received from outputs of a phase-locked loop circuit (10) comprising a phase comparator (11) configured for receiving an input signal (CL) and a negative feedback signal (FB), the negative feedback signal being produced by a delay circuit (13) comprising an integral number (N) of delay elements (130-137) connected in series producing said outputs of said phase-locked loop and having successive delays from the input signal, which delays are commanded by the output signal of the comparator, and
- wherein said tree is arranged to assign equal propagation times between said phase-shifted input signals applied to said tree and the output signal of the tree.
- 2. The system of claim 1, wherein said output level of one gate is coupled to said second output signals of said first intermediate level of gates through at least one second intermediate level of gates having inputs connected to the outputs of the intermediate level preceding and adjacent to said one intermediate level, at least one of said two inputs of each of said gates of each of said at least second intermediate level of gates receiving a respective one of the output signals of said preceding and adjacent level.
- 3. The system of claim 1, wherein the delays of said phase-shifted input signals share the time interval of two recurring predetermined edges of said input signal.
- 4. The system of claim 3, wherein the phase comparator includes at least one pair of flip-flops sensitive to said predetermined recurring edges of the input signal, said flip-flops including clock inputs and data inputs, means for connecting the data inputs of said flip-flops to respectively receive the input signal and the negative feedback signal, and means for connecting the clock inputs of said flip-flops to respectively receive the negative feedback signal and the input signal.
- 5. The system of claim 1, wherein said phase-locked loop circuit further comprises a selection device for sampling the negative feedback signal of one of the delay elements and disconnecting from said one of the delay elements the following delay element or elements.
- 6. The system of claim 1, wherein the delay circuit is commanded by the output signal of the phase comparator through digital command means.
- 7. The system of claim 1, wherein the delay circuit is commanded by the output signal of the phase comparator through digital command means.
Priority Claims (2)
Number |
Date |
Country |
Kind |
90 01366 |
Feb 1990 |
FRX |
|
PCTFR9100058 |
Jan 1991 |
WOX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 08/921,334, filed Aug. 29, 1997, now U.S. Pat. No. 5,838,178, issued Nov. 17, 1998, which is a continuation of application Ser. No. 08/312,981, filed Oct. 3, 1994, now U.S. Pat. No. 5,548,235, which is a continuation application under 37 CFR .sctn. 1.62 of application Ser. No. 08/046,179, filed Apr. 14, 1993, now abandoned which is a continuation of application Ser. No. 07/762,018, filed Sep. 18, 1991, now U.S. Pat. No. 5,260,608, issued Nov. 9, 1993.
US Referenced Citations (14)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0102598 |
Nov 1979 |
EPX |
0081750 |
Dec 1982 |
EPX |
0168330 |
Jul 1985 |
EPX |
0220802 |
Aug 1986 |
EPX |
0260632 |
Sep 1987 |
EPX |
0274606 |
Nov 1987 |
EPX |
0292943 |
May 1988 |
EPX |
0363513 |
Oct 1988 |
EPX |
0346896 |
Jun 1989 |
EPX |
1221671 |
Jul 1966 |
DEX |
2143407 |
Feb 1985 |
GBX |
8805236 |
Jul 1988 |
WOX |
Non-Patent Literature Citations (4)
Entry |
Japan Citation No. 63-298514; Relevance: Fig. 1, Figs 2a and 2b. |
Japanese Patent Appln No. 56-60311 filed Apr. 21, 1981; Hideyuki Ohara "A skew adjusting circuit", Applicant: Fujitsu Limited. |
Japanese Patent Appln. No. 60-74131 filed Apr. 8, 1985, Applicant Sumitomo Electric Industries, Ltd., Akira Fukuda, "A Phase Comparator". |
IBM Technical Disclosure Bulletin, vol. 26, No. 3A, Aug. 1983, pp. 990,991, Hernandex, Jr., "Frequency Multiplier Using Delay Circuits". |
Continuations (3)
|
Number |
Date |
Country |
Parent |
312981 |
Oct 1994 |
|
Parent |
046179 |
Apr 1993 |
|
Parent |
762018 |
Sep 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
921334 |
Aug 1997 |
|