Claims
- 1-5. (Cancelled)
- 6. A phase-locked loop circuit comprising:
a phase comparator for comparing phases of both rising and falling edges of binarized data with a phase of a bit synchronous clock; a charge pump for generating a control voltage from an output of the phase comparator; and a voltage controlled oscillator for generating the bit synchronous clock from an output of the charge pump; and the phase comparator comprises an edge switching unit operable to switch between a comparison result as to only the rising or falling edge of the binarized data and a comparison result as to both of the edges, in the phase comparison between the binarized data and the bit synchronous clock, to output the comparison result.
- 7. The phase-locked loop circuit of claim 6 wherein the phase comparator comprises:
a first phase comparator for performing phase comparison between the falling edge of the binarized data and a bit synchronous clock; and a second phase comparator for performing phase comparison between the rising edge of the binarized data and a bit synchronous clock, and the edge switching unit operable to switch the result of the phase comparison as to the both edges of the binarized data which is obtained by an OR of the results from the two phase comparators, and the result of the phase comparison as to one of the two phase comparators to output the comparison result.
- 8. The phase-locked loop circuit of claim 6 wherein the phase comparator comprises:
a first phase comparator for detecting the falling edge of the binarized data; and a second phase comparator for detecting the rising edge of the binarized data, and the edge switching unit operable to switch the result of the phase comparison as to the both edges of the binarized data which is obtained by an OR of outputs from the two phase comparators, and the result of the phase comparison as to only one edge which is obtained by fixing an output from one of the two phase comparators by means of a reset signal, to output the comparison result.
- 9. A data reproduction apparatus including:
a comparator for binarizing a reproduction signal from a disc to generate a data signal; a slice level adjustment circuit for adjusting a slice level of the comparator to correct a duty of the data signal; a phase-locked loop circuit comprising: a phase comparator including an edge switching unit operable to perform phase comparison between a rising edge of the binarized data and a bit synchronous clock, phase comparison between a falling edge of the binarized data and the bit synchronous clock, and phase comparison between both edges of the binarized data and the bit synchronous clock, switch the result of the phase comparison, and output the selected result; a charge pump for generating a control voltage from an output of the phase comparator; and a voltage controlled oscillator for generating the bit synchronous clock from an output of the charge pump; a phase adjustment circuit for controlling the charge pump included in the phase-locked loop circuit to correct the phase; and a phase shift detection unit operable to control the duty correction and the phase correction.
- 10. The data reproduction apparatus of claim 9 wherein
when there are x kinds of phase adjustment values and Y kinds of slice level adjustment values, one of the x kinds of phase adjustment values which minimizes a phase shift is selected, and thereafter one of the Y kinds of slice level adjustment values which optimizes the duty is selected.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-218990 |
Jul 2001 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This is a continuation application of U.S. Ser. No. 10/197,021, filed Jul. 17, 2002, now allowed, the entirety of which is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10197021 |
Jul 2002 |
US |
Child |
10881883 |
Jun 2004 |
US |