The present invention concerns a phase locked loop circuit, and in particular but not exclusively, a PLL generator for application in a frequency synthesizer to be used in a transceiver for a wireless digital communication network.
It is known to employ a PLL to generate signals which are in a precise predetermined phase and frequency relation with an input signal, in general with a stabilized reference oscillator. PLL frequency synthesizers are often employed in transceivers used in digital wireless networks, which must be able to generate a variety of closely-spaced channel or local oscillator frequencies with very short channel-switch times. In these very demanding applications the PLL must provide excellent frequency stability, a low level of spurious tones and phase noise and fast locking and switching times.
a represents a typical PLL of type 11. This circuit 3 comprises a phase and frequency comparator 31 for measuring the phase and frequency difference between an input signal REF and the frequency divided output signal 42. The phase and frequency comparator 31 generates the two digital control signals U and D for a charge pump 35 to respectively charge and discharge the loop filter cell 34. The amount of charge generated by the charge pump 35 is for example proportional to the width of the U and D pulses according to a proportionality constant Kφ. The voltage across the filter cell 34 determines the output frequency of the signal OUT at the output of the VCO 36, according to a second proportionality constant KVCO. The output signal is fed back to the second input of the comparator 31 via the frequency divider 39, which establishes the ratio between the output frequency and the input reference frequency, to which the output frequency is locked.
U.S. Pat. No. 6,329,882 proposes a self-biased PLL for a timing of a computer system comprising two independent charge pumps, driven by the same phase detector. The signal of the second charge pump is summed to the signal coming from the bias generator for reducing the jitter of the output signal. This document describes a VCO having a single differential input.
U.S. Pat. No. 5,870,003 describes another PLL for a clock of a processor. In this case the VCO has a second, current-sensitive differential input
The object of U.S. Pat. No. 6,329,882 and U.S. Pat. No. 5,870,003 is to provide a stable clock for a computer system. The bandwidth of the PLL is not a very critical parameter in this application, and is usually rather low.
Patent application EP780985 describes a circuit comprising a PLL having a phase detector and a double-input VCO one terminal thereof is used for biasing purposes. The bias voltage is provided by a second auxiliary PLL.
U.S. Pat. No. 5,870,003 describes a high-frequency PLL for clocking a computer system having two charge pumps piloting a Delay-Interpolating VCO.
A limitation of the above techniques lies in the large spread and variability of the KVCO parameter which, in the case of a wide tuning range VCO can have a variability up to a factor 5, depending on the VCO input voltage, which induces a variability of the same order in the PLL bandwidth.
This limitation is further exemplified by the Bode plots of
The upper limit of the tuning range is approximately given by the open loop unity gain frequency. Plot 1c represents the closed-loop gain for the same sample of PLL. It can be seen that the gain spread directly translates in a large spread in the loop bandwidth.
In order to obviate this limitation it is known to add an A/D converter for sensing the loop filter voltage, which is also the VCO control voltage, in order to adapt the Kφ, gain and maintain a constant Kφ×KVCO product in the full PLL dynamic, and therefore a constant bandwidth. A drawback of this solution is the need of A/D and D/A converters, and also a reduced precision in the case of an imperfect KVCO calibration, an increased circuit complexity and compromise between charge-pump noise and current range. This solution, in which KVCO is measured during an auto-calibration sequence, allows a precise bandwidth control, but does not lend itself well to very low-power applications, in which the PLL may be switched repeatedly on and off. Each power cycle implies in fact a new calibration, which is both time- and power-consuming.
PLL bandwidth also affects directly the dynamic behaviour and output phase noise of the PLL. A bandwidth adapted to the application must be high enough to ensure that the PLL can follow the designed frequency variation, but also not too high in order to provide a “flywheel” action for smoothing over noise and jumps in the input signal. Closed loop bandwidth must therefore be strictly controlled especially in the demanding applications of high-speed wireless digital communication.
It is an aim of the present invention to provide a PLL circuit having an improved bandwidth control.
It is likewise an object of the present invention to propose a PLL circuit which is free from the drawback of the related art.
These objects of the present invention are obtained by a device according to the appended independent claim, the dependent claims describing various optional features of the invention. In particular these objects are provided by a phase locking loop circuit, comprising:
The invention will be better comprised with reference to the accompanying claims and detailed description, illustrated by the figures wherein:
a represents a PLL of conventional type;
b and 1c represent the bandwidth of the PLL of
a represents a PLL according to an aspect of the present invention;
b and 2c represent the bandwidth of the PLL of
a represents a frequency and phase detector;
b represents a timing diagram of the detector of
a-7d shows, in diagrammatical form, the voltage-frequency VCO characteristics of the VCO used in the present invention.
a shows a simplified schematic of an edge sensitive frequency and phase detector 51 suitable for the present invention. The frequency and phase detector 51 comprises in this case two flip-flops 103 and 104 and a logic AND gate 106 arranged in such a way that a voltage pulse is generated at the U output whenever a pulse at the ref input leads ahead a corresponding pulse at the div input. Conversely, whenever the ref input lags behind the div input, pulses are generated at the D output, as it is schematized on
The signals U and D are then split and fed to the charge pumps 71 and 72, which are now described with reference to
The detector represented on
The signals generated by the charge pumps 71 and 72 are finally connected to the dual input VCO (Voltage Controlled Oscillator) 58, which is schematically represented on
Even if this particular embodiment of the invention involves an LC oscillator, the invention is not limited to this class of circuit. An equivalent double-input VCO could in fact be obtained by other types of controlled oscillator, for example by a ring oscillator.
By referring now again to
a and 7b represent the F/V characteristic of the VCO 58 in function of the first control voltage 81. During normal circuit functioning the variations of the control voltage 81 are contained within a relatively narrow range 107. As a consequence variations in KVCO1 and in the PLL bandwidth are minimized.
The second VCO input 82 sees the voltage across the filtering capacitor 97, and is used to implement the integral part of the control loop. The KVCO2 coefficient varies largely according with the input voltage. Preferably this control voltage at the second VCO input 82 can swing from rail-to-rail. The induced KVCO2 variation does not however affect directly the bandwidth of the PLL, which is mainly dependent from KVCO1.
c and 7d represent the F/V characteristic of the VCO 58 in function of the second control voltage 82.
This aspect of the invention will be better comprised when comparing the open-loop and closed-loop bandwidth of this circuit with those of conventional PLL of
The unity-gain frequency varies therefore very little. The closed-loop bandwidth is thus remarkably stable, as illustrated by the plot of
This architecture has also other advantages. In particular the design constraints of the two charge pumps 71 and 72 are rather different, and each of them can be independently optimized. Charge pump 71 needs to have good noise performance, but only a limited output swing. The second charge pump 72, on the contrary should preferably provide rail-to-rail swing, for maximal PLL frequency range, but the noise specification can be somewhat relaxed thanks to the filtering action of capacitor 97.
The contribution of thermal noise of resistor 96 to the output is also reduced, thanks to the low value of the KVCO1 factor.
For use in a FM transmitter the circuit includes a variable source 183, which is used for the modulation of the output signal. The skilled person will appreciate that other disposition of the source or modulation schemes are likewise possible within the scope of the present invention. The variable source 183 and the divider 159 are controlled by a digital controlling circuit not represented, allowing a precise FM modulation outside of the PLL bandwidth thanks to the controlled KVCO1 (modulation inside PLL bandwidth being assured by digital control).
The same circuit, here illustrated in connection with a transmitter, could also serve as local oscillator in a direct conversion, low IF or heterodyne receiver.
This application is a continuation in the USA of international patent application 2003WO-EP09900 (WO0525069), filed on Sep. 6, 2003, the contents whereof are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5727037 | Maneatis | Mar 1998 | A |
5870003 | Boerstler | Feb 1999 | A |
6329882 | Fayneh et al. | Dec 2001 | B1 |
20020041651 | Schwarzmueller | Apr 2002 | A1 |
20020075091 | Lo et al. | Jun 2002 | A1 |
20060255864 | Vandel | Nov 2006 | A1 |
20070001723 | Lin | Jan 2007 | A1 |
Number | Date | Country |
---|---|---|
0 780 985 | Dec 1996 | EP |
WO 02075927 | Sep 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20060255864 A1 | Nov 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/EP03/09900 | Sep 2003 | US |
Child | 11367718 | US |