Claims
- 1-30. (canceled)
- 31. A phase locked loop (PLL) circuit, comprising:
a primary phase locked loop circuit for establishing a reference signal; a secondary phase locked loop circuit operatively connected to the primary phase locked loop circuit for receiving, isolating and outputting a reference signal to the primary phase locked loop circuit; a board on which the primary and secondary phase locked loop circuits are positioned; a plurality of isolation vias formed in the board that isolate circuit components of the primary and secondary phase locked loop circuits; and a support member on which the board is mounted.
- 32. A phase locked loop (PLL) circuit according to claim 31, and further comprising a filter within the secondary phase locked loop circuit for filtering the reference signal and attenuating spurs that are outside the secondary phase locked loop bandwidth.
- 33. A phase locked loop (PLL) circuit according to claim 31, wherein said primary phase locked loop circuit comprises a voltage controlled oscillator (VCO) circuit and programmable divide circuit for establishing a voltage controlled oscillator signal and a reference signal at a divide ratio such that the signals are equal to a common phase comparison frequency.
- 34. A phase locked loop (PLL) circuit according to claim 33, wherein said primary phase locked loop circuit further comprises a frequency multiplier circuit operatively connected to said voltage controlled oscillator for multiplying the frequency of the signal from the voltage controlled oscillator.
- 35. A phase locked loop (PLL) circuit according to claim 33, and further comprising a processor operatively connected to said programmable divide circuit for establishing desired divide ratios between the voltage controlled oscillator and reference signals.
- 36. A phase locked loop (PLL) circuit according to claim 31, wherein said secondary phase locked loop circuit includes an oscillator for generating a voltage controlled, clean reference signal, wherein said secondary phase locked loop circuit filters and synchronizes the clean reference signal with an external reference signal.
- 37. A phase locked loop (PLL) circuit according to claim 31, wherein said board comprises a printed wiring board.
- 38. A phase locked loop (PLL) circuit according to claim 31, wherein said support is substantially matched as to its coefficient of thermal expansion with the board.
- 39. A phase locked loop (PLL) circuit according to claim 31, and further comprising a housing cover having an interior surface and channels on the interior surface that receive individual circuit components when the housing cover is mounted on the support.
- 40. A phase locked loop (PLL) circuit according to claim 33, and further comprising channelization walls that are juxtaposed against any isolation vias used for isolating individual circuit components.
- 41. A method of generating a high frequency signal which comprises:
positioning circuit components of primary and secondary phase lock loop circuits on a board; isolating the circuit components using isolation vias; mounting the board on a support; generating a reference signal with the primary phase locked loop circuit; receiving and isolating a reference signal used for the primary phase locked loop circuit in a secondary phased locked loop circuit that is operatively connected to the primary phase locked loop circuit; and generating from the secondary phase locked loop circuit a reference signal to the primary phase locked loop circuit.
- 42. A method according to claim 41, which comprises filtering the external reference signal within the secondary phase locked loop circuit and attenuating any spurs that are outside the secondary phase locked loop circuit bandwidth.
- 43. A method according to claim 41, which comprises establishing a voltage controlled oscillator signal and a reference signal at a divide ratio such that signals are equal to a common phase comparison frequency.
- 44. A method according to claim 43, which comprises multiplying the frequency of the reference signal.
- 45. A method according to claim 43, which comprises establishing divide ratios between the voltage controlled oscillator signal and the reference signal using a processor.
- 46. A method according to claim 41, which comprises generating a voltage controlled, clean reference signal and filtering and synchronizing the clean reference signal with an external reference signal for producing a reference signal to the primary phase locked loop circuit.
- 47. A method according to claim 41, which comprises forming the board as a printed wiring board.
- 48. A method according to claim 41, which comprises matching the coefficient of thermal expansion of the support with the board.
- 49. A method according to claim 41, which comprises forming a housing cover having an interior surface and channels on the interior surface and receiving individual circuit components within the channels when the housing cover is mounted on the support.
- 50. A method according to claim 49, which comprises forming channelization walls that are juxtaposed against isolation vias for isolating individual circuit components.
RELATED APPLICATION
[0001] This application is based upon prior filed copending provisional application Ser. No. 60/383,866 filed May 29, 2002, the disclosure which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60383866 |
May 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10267027 |
Oct 2002 |
US |
Child |
10884254 |
Jul 2004 |
US |