Claims
- 1. A phase-locked loop, comprising:a voltage-controlled oscillator for generating an oscillator signal having a frequency; a controllable charge pump having an output connected to said voltage-controlled oscillator; a phase comparator having an output connected to said controllable charge pump; a first frequency divider which, during a transient recovery duration, generates a first divider output signal by dividing the frequency of the oscillator signal and provides the first divider output signal to said phase comparator, the first divider output signal having a frequency; a unit which, after the transient recovery duration, divides the frequency of the first divider output signal to obtain a divided first divider output signal and provides the divided first divider output signal to said phase comparator; and an accumulator for holding a value, said first frequency divider connected to said accumulator; said first frequency divider depending on the value held in said accumulator, dividing the frequency of the oscillator signal by a value selected from the group consisting of a first value and a second value; said phase comparator comparing the first divider output signal with a first reference signal during the transient recovery duration; and said phase comparator comparing the divided first divider output signal with a second reference signal after the transient recovery duration.
- 2. The phase-locked loop according to claim 1, wherein:said unit includes a second frequency divider and a first multiplexer with a first input, a second input, and an output; said first frequency divider has an output connected to said first input of said first multiplexer; and said second frequency divider has an output connected to said second input of said first multiplexer.
- 3. The phase-locked loop according to claim 2, comprising:a third frequency divider for receiving a reference oscillator signal from a reference oscillator and for generating the first reference signal from the reference oscillator signal; and a fourth frequency divider for receiving the reference oscillator signal from the reference oscillator and for generating the second reference signal from the reference oscillator signal.
- 4. The phase-locked loop according to claim 2, comprising: a second multiplexer that selectively passes a reference signal selected from the group consisting of the first reference signal and the second reference signal to said phase comparator.
- 5. The phase-locked loop according to claim 2, comprising:a second multiplexer having a first input and a second input; a third frequency divider connected to said first input of said second multiplexer; and a fourth frequency divider connecting said third frequency divider to said second input of said second multiplexer.
- 6. The phase-locked loop according to claim 1, comprising: a filter connected between said controllable charge pump and said voltage-controlled oscillator.
- 7. The phase-locked loop according to claim 6, wherein said filter is a low-pass filter.
- 8. The phase-locked loop according to claim 1, comprising:a control device; said unit including a multiplexer that is controlled by said control device.
- 9. The phase-locked loop according to claim 8, comprising:a filter connected between said controllable charge pump and said voltage-controlled oscillator; said charge pump and said filter having parameters that are prescribed by said control device.
- 10. The phase-locked loop according to claim 1, wherein:said unit has a first gating circuit for gating the first divider output signal from said first frequency divider; and said unit has a gating logic control circuit for controlling said first gating circuit.
- 11. The phase-locked loop according to claim 10, wherein:said first gating circuit is an AND gate that has a first input and a second input; said first frequency divider has an output connected to said first input of said AND gate; said gating logic control circuit has an output connected to said second input of said AND gate; and said AND gate has an output connected to said phase comparator.
- 12. The phase-locked loop according to claim 11, comprising:a second gating circuit for gating a reference signal; said gating logic control circuit controlling said second gating circuit.
- 13. The phase-locked loop according to claim 10, comprising:a second gating circuit for gating a reference signal; said gating logic control circuit controlling said second gating circuit.
- 14. The phase-locked loop according to claim 13, comprising:a control device that, together with the reference signal, controls said gating logic control circuit.
- 15. The phase-locked loop according to claim 1, wherein the phase-locked loop operates in a fractional-N mode during the transient recovery duration and in an integer-N mode in a settled state.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 46 200 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/01987, filed Jun. 16, 2000, which designated the United States.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5276408 |
Norimatsu |
Jan 1994 |
A |
5420545 |
Davis et al. |
May 1995 |
A |
5694089 |
Adachi et al. |
Dec 1997 |
A |
Foreign Referenced Citations (5)
Number |
Date |
Country |
39 39 709 |
Jun 1991 |
DE |
197 48 885 |
May 1999 |
DE |
0 641 082 |
Mar 1995 |
EP |
57 020 037 |
Feb 1982 |
JP |
05-206848 |
Aug 1993 |
JP |
Non-Patent Literature Citations (1)
Entry |
Blaesner, W.: “Schneller und rauscharmer Frequenzsynthesizer in Fraktional-N-Technik” [Fast and Low-noise Frequent Synthesizer in Fractional-N-Technique], Elektonik Informationen, No. 3, 1999, pp. 64-66. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/01987 |
Jun 2000 |
US |
Child |
10/113632 |
|
US |