Phase reconfigurable switching power supply

Information

  • Patent Grant
  • 9423813
  • Patent Number
    9,423,813
  • Date Filed
    Friday, November 30, 2012
    12 years ago
  • Date Issued
    Tuesday, August 23, 2016
    8 years ago
Abstract
Embodiments of circuitry, which includes power supply switching circuitry and a first inductive element, are disclosed. The power supply switching circuitry has a first switching output and a second switching output. The first inductive element is coupled between the first switching output and a power supply output. The power supply switching circuitry operates in one of a first operating mode and a second operating mode. During the first operating mode, the first switching output is voltage compatible with the second switching output. During the second operating mode, the first switching output is allowed to be voltage incompatible with the second switching output.
Description

This application is related to U.S. Pat. No. 9,250,643 entitled USING A SWITCHING SIGNAL DELAY TO REDUCE NOISE FROM A SWITCHING POWER SUPPLY, issued Feb. 2, 2016, which is incorporated herein by reference in its entirety.


FIELD OF THE DISCLOSURE

The present disclosure relates to switching power supplies and circuits that are powered from switching power supplies.


BACKGROUND

Switching power supplies that use inductive elements as energy transfer elements tend to have noise in their power supply output signals due to ripple currents in the inductive elements. The ripple currents are caused by alternating cycles of increasing current and decreasing current in the inductive elements. Inductive elements having higher inductances tend to have smaller ripple currents. However, higher inductances may reduce slew rates of the power supply output signals. As such, there may be a trade-off between higher inductances that have smaller ripple currents and lower inductances that increase slew rates. Thus, there is a need for switching power supplies that use inductive elements as energy transfer elements that improve upon the trade-off between the higher inductances that have smaller ripple currents and the lower inductances that increase slew rates.


SUMMARY

Embodiments of circuitry, which includes power supply switching circuitry and a first inductive element, are disclosed. The power supply switching circuitry has a first switching output and a second switching output. The first inductive element is coupled between the first switching output and a power supply output. The power supply switching circuitry operates in one of a first operating mode and a second operating mode. During the first operating mode, the first switching output is voltage compatible with the second switching output. During the second operating mode, the first switching output is allowed to be voltage incompatible with the second switching output.


In one embodiment of the present disclosure, the circuitry further includes a second inductive element, which is coupled between the second switching output and the power supply output. A first power supply includes the power supply switching circuitry, the first inductive element, and the second inductive element. Further, the power supply switching circuitry provides a first switching output signal to the first inductive element and a second switching output signal to the second inductive element. With various combinations of hardware configuration, operating mode selection, and phasing between the first switching output signal and the second switching output signal, the first power supply is capable of multiple configurations that may improve upon the trade-off between the higher inductances that have smaller ripple currents and the lower inductances that increase slew rates.


Those skilled in the art will appreciate the scope of the disclosure and realize additional aspects thereof after reading the following detailed description in association with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.



FIG. 1 shows circuitry according to one embodiment of the present disclosure.



FIGS. 2A, 2B, 2C, 2D, and 2E are graphs illustrating a first switching output signal, a second switching output signal, a first inductor current, a second inductor current, and a combined inductor current, respectively, shown in FIG. 1 according to one embodiment of the first switching output signal, the second switching output signal, the first inductor current, the second inductor current, and the combined inductor current.



FIGS. 3A, 3B, and 3C are graphs illustrating different frequency responses of the combined inductor current shown in FIG. 1 according to three different embodiments of the combined inductor current.



FIG. 4 shows the circuitry according to an alternate embodiment of the circuitry.



FIG. 5 shows the circuitry according to an additional embodiment of the circuitry.



FIG. 6 shows the circuitry according to another embodiment of the circuitry.



FIGS. 7A and 7B are graphs illustrating a first switching output signal and a second switching output signal, respectively, of a first power supply shown in FIG. 6 according to one embodiment of the first power supply.



FIGS. 8A and 8B are graphs illustrating the first switching output signal and the second switching output signal, respectively, of the first power supply shown in FIG. 6 according to an alternate embodiment of the first power supply.



FIGS. 9A and 9B are graphs illustrating the first switching output signal and the second switching output signal, respectively, of the first power supply shown in FIG. 6 according to another embodiment of the first power supply.



FIG. 10 shows the circuitry according to a further embodiment of the circuitry.



FIG. 11 shows the circuitry according to another embodiment of the circuitry.



FIG. 12 shows the circuitry according to one embodiment of the circuitry.



FIG. 13 shows the circuitry according to another embodiment of the circuitry.



FIG. 14 shows the circuitry according to an additional embodiment of the circuitry.



FIG. 15 shows the circuitry according to one embodiment of the circuitry.





DETAILED DESCRIPTION

The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the disclosure and illustrate the best mode of practicing the disclosure. Upon reading the following description in light of the accompanying drawings, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.



FIG. 1 shows circuitry 10 according to one embodiment of the present disclosure. The circuitry 10 includes a first power supply 12 having a power supply output PSO. The first power supply 12 includes power supply switching circuitry 14, a first inductive element L1, and a second inductive element L2. The first inductive element L1 is coupled between the power supply switching circuitry 14 and the power supply output PSO. The second inductive element L2 is coupled between the power supply switching circuitry 14 and the power supply output PSO. The power supply switching circuitry 14 provides a first switching output signal SO1 to the first inductive element L1 and a second switching output signal SO2 to the second inductive element L2.


The first inductive element L1 has a first inductor current IL1 and the second inductive element L2 has a second inductor current IL2. The first inductor current IL1 and the second inductor current IL2 combine to provide a combined inductor current ILC. The first power supply 12 provides a first power supply output signal PS1 via the power supply output PSO based on the combined inductor current ILC. In one embodiment of the first inductive element L1 and the second inductive element L2, an inductance of the second inductive element L2 is about equal to an inductance of the first inductive element L1.



FIGS. 2A, 2B, 2C, 2D, and 2E are graphs illustrating the first switching output signal SO1, the second switching output signal 502, the first inductor current IL1, the second inductor current IL2, and the combined inductor current ILC, respectively, shown in FIG. 1 according to one embodiment of the first switching output signal SO1, the second switching output signal 502, the first inductor current IL1, the second inductor current IL2, and the combined inductor current ILC.


The first switching output signal SO1 has a first period 16 and the second switching output signal SO2 has a second period 18. The first switching output signal SO1 has a first waveshape 20 and the second switching output signal SO2 has a second waveshape 22. The second switching output signal SO2 is delayed from the first switching output signal SO1 by a switching signal delay 24.


Each of the first switching output signal SO1 and the second switching output signal SO2 is a rectangular shaped signal having a HIGH state and a LOW state. When the first switching output signal SO1 has the HIGH state, the first inductor current IL1 increases as shown in FIG. 2C. Conversely, when the first switching output signal SO1 has the LOW state, the first inductor current IL1 decreases as shown in FIG. 2C. Similarly, when the second switching output signal SO2 has the HIGH state, the second inductor current IL2 increases as shown in FIG. 2D. Conversely, when the second switching output signal SO2 has the LOW state, the second inductor current IL2 decreases as shown in FIG. 2D. The combined inductor current ILC is a summation of the first inductor current IL1 and the second inductor current IL2 as shown in FIG. 2E.


If a voltage across a first equivalent series resistance (ESR) of the first inductive element L1 (FIG. 1) and switches in the power supply switching circuitry 14 (FIG. 1) is negligibly small compared to a voltage across the inductance of the first inductive element L1 (FIG. 1), then the first inductor current IL1 increases and decreases in approximately a linear manner, as shown in FIG. 2C. However, if the voltage across the first ESR is significant compared to the voltage across the inductance of the first inductive element L1 (FIG. 1), then the first inductor current IL1 increases and decreases in approximately an exponential manner due to a voltage division across a series combination of the first ESR and the inductance of the first inductive element L1 (FIG. 1).


Similarly, if a voltage across a second ESR of the second inductive element L2 (FIG. 1) and switches in the power supply switching circuitry 14 (FIG. 1) is negligibly small compared to a voltage across the inductance of the second inductive element L2 (FIG. 1), then the second inductor current IL2 increases and decreases in approximately a linear manner, as shown in FIG. 2D. However, if the voltage across the second ESR is significant compared to the voltage across the inductance of the second inductive element L2 (FIG. 1), then the second inductor current IL2 increases and decreases in approximately an exponential manner due to a voltage division across a series combination of the second ESR and the inductance of the second inductive element L2 (FIG. 1).


If an amplitude of the second switching output signal SO2 is about equal to an amplitude of the first switching output signal SO1, as shown, when the first switching output signal SO1 and the second switching output signal SO2 both have the HIGH state, the combined inductor current ILC increases in a linear manner at twice the rate of the first inductor current IL1 and the second inductor current IL2 individually. Conversely, when the first switching output signal SO1 and the second switching output signal SO2 both have the LOW state, the combined inductor current ILC decreases in a linear manner at twice the rate of the first inductor current IL1 and the second inductor current IL2 individually. However, when the first switching output signal SO1 and the second switching output signal SO2 have opposite states from one another, the changes in the first inductor current IL1 and the second inductor current IL2 are opposite from one another. Therefore, the combined inductor current ILC increases or decreases at a substantially reduced rate. In summary, the combined inductor current ILC increases or decreases at rates that vary based on overlap of the first switching output signal SO1 and the second switching output signal SO2 As a result, a frequency response of the combined inductor current ILC is based on the amount of the overlap, which is based on the switching signal delay 24.


In one embodiment of the first switching output signal SO1 and the second switching output signal 502, the second waveshape 22 is about equal to the first waveshape 20. As such, the second period 18 is about equal to the first period 16, a duty-cycle of the second switching output signal SO2 is about equal to a duty-cycle of the first switching output signal SO1, and the amplitude of the second switching output signal SO2 is about equal to the amplitude of the first switching output signal SO1. If the switching signal delay 24 is equal to about zero, then the first switching output signal SO1 and the second switching output signal SO2 are about phase-aligned. If the switching signal delay 24 is not equal to zero, then the first switching output signal SO1 and the second switching output signal SO2 are not phase-aligned.


In a first embodiment of the switching signal delay 24, the switching signal delay 24 is less than or equal to about 20 nanoseconds. In a second embodiment of the switching signal delay 24 the switching signal delay 24, is less than or equal to about 15 nanoseconds. In a third embodiment of the switching signal delay 24, the switching signal delay 24 is less than or equal to about 10 nanoseconds. In a fourth embodiment of the switching signal delay 24, the switching signal delay 24 is less than or equal to about 5 nanoseconds. In a fifth embodiment of the switching signal delay 24, the switching signal delay 24 is greater than or equal to about 1 nanosecond. In a sixth embodiment of the switching signal delay 24, the switching signal delay 24 is greater than or equal to about 2 nanoseconds. In a seventh embodiment of the switching signal delay 24, the switching signal delay 24 is greater than or equal to about 3 nanoseconds. In an eighth embodiment of the switching signal delay 24, the switching signal delay 24 is greater than or equal to about 4 nanoseconds. In a ninth embodiment of the switching signal delay 24, the switching signal delay 24 is equal to about 7 nanoseconds.


In a first embodiment of the first period 16, the first period 16 is greater than about 50 nanoseconds. In a second embodiment of the first period 16, the first period 16 is greater than about 100 nanoseconds. In a third embodiment of the first period 16, the first period 16 is greater than about 150 nanoseconds. In a fourth embodiment of the first period 16, the first period 16 is greater than about 500 nanoseconds. In a fifth embodiment of the first period 16, the first period 16 is greater than about 1 microsecond. In a sixth embodiment of the first period 16, the first period 16 is greater than about 10 microseconds. In a seventh embodiment of the first period 16, the first period 16 is greater than about 100 microseconds. In an eighth embodiment of the first period 16, the first period 16 is less than about 10 microseconds. In a ninth embodiment of the first period 16, the first period 16 is less than about 100 microseconds. In a tenth embodiment of the first period 16, the first period 16 is less than about 1 millisecond.


In a first embodiment of the second period 18, the second period 18 is greater than about 50 nanoseconds. In a second embodiment of the second period 18, the second period 18 is greater than about 100 nanoseconds. In a third embodiment of the second period 18, the second period 18 is greater than about 150 nanoseconds. In a fourth embodiment of the second period 18, the second period 18 is greater than about 500 nanoseconds. In a fifth embodiment of the second period 18, the second period 18 is greater than about 1 microsecond. In a sixth embodiment of the second period 18, the second period 18 is greater than about 10 microseconds. In a seventh embodiment of the second period 18, the second period 18 is greater than about 100 microseconds. In an eighth embodiment of the second period 18, the second period 18 is less than about 10 microseconds. In a ninth embodiment of the second period 18, the second period 18 is less than about 100 microseconds. In a tenth embodiment of the second period 18, the second period 18 is less than about 1 millisecond.



FIGS. 3A, 3B, and 3C are graphs illustrating different frequency responses of the combined inductor current ILC shown in FIG. 1 according to three different embodiments of the combined inductor current ILC. In the frequency response of the combined inductor current ILC (FIG. 1) illustrated in FIG. 3A, the switching signal delay 24 (FIGS. 2A and 2B) is equal to about zero, such that the first switching output signal SO1 (FIG. 1) and the second switching output signal SO2 (FIG. 1) are about phase-aligned. In the frequency response of the combined inductor current ILC (FIG. 1) illustrated in FIG. 3B, the switching signal delay 24 (FIGS. 2A and 2B) is equal to a first value, and in the frequency response of the combined inductor current ILC (FIG. 1) illustrated in FIG. 3C, the switching signal delay 24 (FIGS. 2A and 2B) is equal to a second value, which is less than the first value.


When the switching signal delay 24 (FIGS. 2A and 2B) is not equal to zero, the frequency response of the combined inductor current ILC (FIG. 1) has a group of related notches 26, as illustrated in FIGS. 3B and 3C. When the switching signal delay 24 (FIGS. 2A and 2B) is equal to about zero, the frequency response of the combined inductor current ILC (FIG. 1) does not have any notches 26, as illustrated in FIG. 3A. As the value of the switching signal delay 24 (FIGS. 2A and 2B) increases, frequency locations of the group of related notches 26 increase in frequency. In one embodiment of the frequency response of the combined inductor current ILC (FIG. 1). The notches 26 in the group of related notches 26 are harmonically related to one another.


In general, the frequency locations of the group of related notches 26 are based on the switching signal delay 24 (FIGS. 2A and 2B). As such, in one embodiment of the switching signal delay 24 (FIGS. 2A and 2B), the switching signal delay 24 (FIGS. 2A and 2B) is selected to locate one or more of the frequency locations of the group of related notches 26 to reduce noise in the first power supply output signal PS1 (FIG. 1) at one or more targeted frequencies.



FIG. 4 shows the circuitry 10 according to an alternate embodiment of the circuitry 10. The first power supply 12 illustrated in FIG. 4 is similar to the first power supply 12 illustrated in FIG. 1, except in the first power supply 12 illustrated in FIG. 4, the second inductive element L2 is omitted, the combined inductor current ILC is not shown, and the power supply switching circuitry 14 has a first switching output FSO and a second switching output SSO.


The first inductive element L1 is coupled between the first switching output FSO and the power supply output PSO. The power supply switching circuitry 14 operates in one of a first operating mode and a second operating mode. During the first operating mode, the first switching output FSO is voltage compatible with the second switching output SSO. During the second operating mode, the first switching output FSO is allowed to be voltage incompatible with the second switching output SSO. The first power supply 12 provides the first power supply output signal PS1 via the power supply output PSO.



FIG. 5 shows the circuitry 10 according to an additional embodiment of the circuitry 10. The first power supply 12 illustrated in FIG. 5 is similar to the first power supply 12 illustrated in FIG. 4, except the first power supply 12 illustrated in FIG. 5 further includes the second inductive element L2 coupled between the second switching output SSO and the power supply output PSO. The power supply switching circuitry 14 provides the first switching output signal SO1 to the first inductive element L1 via the first switching output FSO and provides the second switching output signal SO2 to the second inductive element L2 via the second switching output SSO. With various combinations of hardware configuration, operating mode selection, and phasing between the first switching output signal SO1 and the second switching output signal SO2, the first power supply 12 is capable of multiple configurations that may improve upon the trade-off between higher inductances that have smaller ripple currents and lower inductances that increase slew rates. Different embodiments of the circuitry 10 are presented that relate to the various combinations of hardware configuration, operating mode selection, and phasing between the first switching output signal SO1 and the second switching output signal SO2.



FIG. 6 shows the circuitry 10 according to another embodiment of the circuitry 10. The first power supply 12 illustrated in FIG. 6 is similar to the first power supply 12 illustrated in FIG. 5, except the first power supply 12 illustrated in FIG. 6 further includes power supply control circuitry 28 coupled to the power supply switching circuitry 14. In one embodiment of the power supply control circuitry 28, the power supply control circuitry 28 selects the switching signal delay 24 (FIGS. 2A and 2B). In an alternate embodiment of the power supply control circuitry 28, the second switching output signal SO2 has a phase-shift 30 (FIGS. 7A, 7B, 8A, 8B, 9A, and 9B) relative to the first switching output signal SO1, such that the power supply control circuitry 28 selects the phase-shift 30 (FIGS. 7A, 7B, 8A, 8B, 9A, and 9B). In one embodiment of the power supply control circuitry 28, the power supply control circuitry 28 selects the one of the first operating mode and the second operating mode.


Since the first switching output signal SO1 and the second switching output signal SO2 may be controlled independently, in one embodiment of the power supply control circuitry 28, the power supply control circuitry 28 is prevented from selecting the first operating mode. In one embodiment of the first power supply 12, if a maximum output power that is needed from the first power supply 12 is low enough, then one of the switching outputs FSO, SSO may be disabled. As such, in one embodiment of the first switching output FSO, when a maximum magnitude of the first power supply output signal PS1 is less than a first threshold, the first switching output FSO is disabled. Conversely, in one embodiment of the second switching output SSO, when the maximum magnitude of the first power supply output signal PS1 is less than the first threshold, the second switching output SSO is disabled.



FIGS. 7A and 7B are graphs illustrating the first switching output signal SO1 and the second switching output signal SO2, respectively, of the first power supply 12 shown in FIG. 6 according to one embodiment of the first power supply 12. The first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 7A and 7B, respectively, are similar to the first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 2A and 2B, respectively. However, the switching signal delay 24 (FIGS. 2A and 2B) is replaced with the phase-shift 30 between the first switching output signal SO1 and the second switching output signal 502.


In this regard, the phase-shift 30 is such that the second switching output signal SO2 is phase-shifted from the first switching output signal SO1 by about 90 degrees. Further, the second waveshape 22 is about equal to the first waveshape 20, the second period 18 is about equal to the first period 16, a duty-cycle of the second switching output signal SO2 is about equal to a duty-cycle of the first switching output signal SO1, and the amplitude of the second switching output signal SO2 is about equal to the amplitude of the first switching output signal SO1.


Since the first switching output signal SO1 and the second switching output signal SO2 are not phase-aligned, the slew rate of the first power supply output signal PS1 (FIG. 6) may be reduced. However, the phase-shift 30 may reduce ripple current, which may increase efficiency of the first power supply 12 (FIG. 6), particularly if analog circuitry is used to regulate the voltage of the first power supply output signal PS1 (FIG. 6). Further, the phase-shift 30 may produce a beneficial harmonic frequency response of the ripple current. This trade-off between slew rate and ripple current may be appropriate if a bandwidth of the first power supply output signal PS1 (FIG. 6) is low enough. Therefore, in one embodiment of the first power supply 12 (FIG. 6), the bandwidth of the first power supply output signal PS1 (FIG. 6) is less than about 10 megahertz.



FIGS. 8A and 8B are graphs illustrating the first switching output signal SO1 and the second switching output signal SO2, respectively, of the first power supply 12 shown in FIG. 6 according to an alternate embodiment of the first power supply 12. The first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 8A and 8B, respectively, are similar to the first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 7A and 7B, respectively, except the phase-shift 30 is such that the second switching output signal SO2 is phase-shifted from the first switching output signal SO1 by about 180 degrees. Further, the second waveshape 22 is about equal to the first waveshape 20, the second period 18 is about equal to the first period 16, the duty-cycle of the second switching output signal SO2 is about equal to the duty-cycle of the first switching output signal SO1, and the amplitude of the second switching output signal SO2 is about equal to the amplitude of the first switching output signal SO1.


Since the first switching output signal SO1 and the second switching output signal SO2 are not phase-aligned, the slew rate of the first power supply output signal PS1 (FIG. 6) may be reduced. However, the phase-shift 30 may reduce ripple current, which may increase efficiency of the first power supply 12 (FIG. 6), particularly if analog circuitry is used to regulate the voltage of the first power supply output signal PS1 (FIG. 6). Further, the phase-shift 30 may produce a beneficial harmonic frequency response of the ripple current. This trade-off between slew rate and ripple current may be appropriate if a bandwidth of the first power supply output signal PS1 (FIG. 6) is low enough. Therefore, in one embodiment of the first power supply 12 (FIG. 6), the bandwidth of the first power supply output signal PS1 (FIG. 6) is less than about 10 megahertz.



FIGS. 9A and 9B are graphs illustrating the first switching output signal SO1 and the second switching output signal SO2, respectively, of the first power supply 12 shown in FIG. 6 according to another embodiment of the first power supply 12. The first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 9A and 9B, respectively, are similar to the first switching output signal SO1 and the second switching output signal SO2 illustrated in FIGS. 7A and 7B, respectively, except the phase-shift 30 is small, such that the second switching output signal SO2 is about phase-aligned with the first switching output signal SO1. Further, the second waveshape 22 is about equal to the first waveshape 20, the second period 18 is about equal to the first period 16, the duty-cycle of the second switching output signal SO2 is about equal to the duty-cycle of the first switching output signal SO1, and the amplitude of the second switching output signal SO2 is about equal to the amplitude of the first switching output signal SO1.


Since the first switching output signal SO1 and the second switching output signal SO2 are about phase-aligned, the slew rate of the first power supply output signal PS1 (FIG. 6) may be increased. However, the ripple current may be increased, which may decrease efficiency of the first power supply 12 (FIG. 6), particularly if analog circuitry is used to regulate the voltage of the first power supply output signal PS1 (FIG. 6). This trade-off between slew rate and ripple current may be appropriate if the bandwidth of the first power supply output signal PS1 (FIG. 6) is high enough to justify the increased slew rate. Therefore, in one embodiment of the first power supply 12 (FIG. 6), the bandwidth of the first power supply output signal PS1 (FIG. 6) is greater than about 10 megahertz.


As previously described, FIGS. 2A and 2B are graphs illustrating the first switching output signal SO1 and the second switching output signal SO2, respectively, of the first power supply 12 shown in FIG. 1. In one embodiment of the first power supply 12 (FIG. 1), the switching signal delay 24 is small compared to the first period 16. In this regard, the second switching output signal SO2 is at least somewhat phase-aligned with the first switching output signal SO1. Further, the second waveshape 22 is about equal to the first waveshape 20, the second period 18 is about equal to the first period 16, the duty-cycle of the second switching output signal SO2 is about equal to the duty-cycle of the first switching output signal SO1, and the amplitude of the second switching output signal SO2 is about equal to the amplitude of the first switching output signal SO1.


Since the first switching output signal SO1 and the second switching output signal SO2 are at least somewhat phase-aligned, the slew rate of the first power supply output signal PS1 (FIG. 1) may be increased. However, the ripple current may be increased, which may decrease efficiency of the first power supply 12 (FIG. 1), particularly if analog circuitry is used to regulate the voltage of the first power supply output signal PS1 (FIG. 1). This trade-off between slew rate and ripple current may be appropriate if the bandwidth of the first power supply output signal PS1 (FIG. 1) is high enough to justify the increased slew rate. Therefore, in one embodiment of the first power supply 12 (FIG. 1), the bandwidth of the first power supply output signal PS1 (FIG. 1) is greater than about 10 megahertz.



FIG. 10 shows the circuitry 10 according to a further embodiment of the circuitry 10. The first power supply 12 illustrated in FIG. 10 is similar to the first power supply 12 illustrated in FIG. 6, except in the first power supply 12 illustrated in FIG. 10, the second inductive element L2 is omitted. Further, the first switching output FSO is coupled to the second switching output SSO. In one embodiment of the first power supply 12, the first switching output FSO is directly coupled to the second switching output SSO. As such, for proper operation, the first switching output FSO must be voltage compatible with the second switching output SSO. In this regard, the power supply control circuitry 28 is prevented from selecting the second operating mode. Additionally, the second waveshape 22 (FIG. 2B) is about equal to the first waveshape 20 (FIG. 2A), the second period 18 (FIG. 2B) is about equal to the first period 16 (FIG. 2A), a duty-cycle of the second switching output signal SO2 (FIG. 2B) is about equal to a duty-cycle of the first switching output signal SO1 (FIG. 2A), the amplitude of the second switching output signal SO2 (FIG. 2B) is about equal to the amplitude of the first switching output signal SO1 (FIG. 2A), and the switching signal delay 24 (FIGS. 2A and 2B) is equal to about zero, such that the first switching output signal SO1 (FIG. 2A) and the second switching output signal SO2 (FIG. 2B) are about phase-aligned.


By using only the first inductive element L1 instead of both the first inductive element L1 and the second inductive element L2 (FIG. 6), the total inductance in the first power supply 12 may be increased, which may reduce the slew rate of the first power supply output signal PS1. However, the increased inductance may reduce ripple current, which may increase efficiency of the first power supply 12, particularly if analog circuitry is used to regulate the voltage of the first power supply output signal PS1. This trade-off may be appropriate if a bandwidth of the first power supply output signal PS1 is low enough. Therefore, in one embodiment of the first power supply 12 illustrated in FIG. 10, the bandwidth of the first power supply output signal PS1 is less than about 10 megahertz.



FIG. 11 shows the circuitry 10 according to another embodiment of the circuitry 10. The circuitry 10 illustrated in FIG. 11 is similar to the circuitry 10 illustrated in FIG. 6, except in the circuitry 10 illustrated in FIG. 11, the first power supply 12 further includes an analog supply 32 and a switching supply 34. The analog supply 32 and the switching supply 34 are both coupled to one another and are coupled to the power supply control circuitry 28. The switching supply 34 includes the power supply switching circuitry 14, the first inductive element L1, the second inductive element L2, and a first capacitive element C1. The first capacitive element C1 is coupled between the power supply output PSO and a ground.


In one embodiment of the switching supply 34, the switching supply 34 at least partially provides the first power supply output signal PS1. In one embodiment of the analog supply 32, the analog supply 32 at least partially provides the first power supply output signal PS1. In one embodiment of the analog supply 32, the analog supply 32 regulates a voltage of the first power supply output signal PS1 based on a setpoint of the first power supply output signal PS1. In one embodiment of the switching supply 34, the switching supply 34 drives an output current from the analog supply 32 toward zero. In this regard, the analog supply 32 behaves like a voltage source and the switching supply 34 behaves like a current source.


The power supply control circuitry 28 controls the analog supply 32 and the switching supply 34. In one embodiment of the analog supply 32 and the switching supply 34, the analog supply 32 and the switching supply 34 provide the first power supply output signal PS1, such that the analog supply 32 partially provides the first power supply output signal PS1 and the switching supply 34 partially provides the first power supply output signal PS1. The switching supply 34 may provide power more efficiently than the analog supply 32. However, the analog supply 32 may provide the first power supply output signal PS1 more accurately than the switching supply 34. A voltage of the first power supply output signal PS1 is fairly smooth due to filtering by the first capacitive element C1 and voltage regulation by the analog supply 32.



FIG. 12 shows the circuitry 10 according to one embodiment of the circuitry 10. The circuitry 10 includes transmitter circuitry 36, RF system control circuitry 38, RF front-end circuitry 40, an RF antenna 42, and a DC power source 44. The RF transmitter circuitry 36 includes transmitter control circuitry 46, an RF power amplifier (PA) 48, the first power supply 12, and PA bias circuitry 50. In this regard, in one embodiment of the circuitry 10, the circuitry 10 illustrated in FIG. 12 is an RF communications system.


In one embodiment of the circuitry 10, the RF front-end circuitry 40 receives via the RF antenna 42, processes, and forwards an RF receive signal RFR to the RF system control circuitry 38. In one embodiment of the circuitry 10, the RF receive signal RFR has an RF receive frequency. Further, the power supply control circuitry 28 (FIG. 6) selects the switching signal delay 24 (FIGS. 2A and 2B), such that a frequency of one of the group of related notches 26 (FIGS. 3B and 3C) is about equal to the RF receive frequency, which may reduce noise in the receive path from the transmit path. The RF system control circuitry 38 provides an envelope power supply control signal VRMP and a transmitter configuration signal PACS to the transmitter control circuitry 46. The RF system control circuitry 38 provides an RF input signal RFI to the RF PA 48. The DC power source 44 provides a DC source signal VDC to the first power supply 12. In one embodiment of the DC power source 44, the DC power source 44 is a battery.


The transmitter control circuitry 46 is coupled to the first power supply 12 and to the PA bias circuitry 50. The first power supply 12 provides the first power supply output signal PS1 to the RF PA 48 based on the envelope power supply control signal VRMP. In this regard, the first power supply 12 is an envelope tracking power supply and the first power supply output signal PS1 is an envelope power supply signal EPS. The DC source signal VDC provides power to the first power supply 12. As such, the first power supply output signal PS1, which is the envelope power supply signal EPS, is based on the DC source signal VDC. The envelope power supply control signal VRMP is representative of a setpoint of the envelope power supply signal EPS. The RF PA 48 receives and amplifies the RF input signal RFI to provide an RF transmit signal RFT using the envelope power supply signal EPS. The envelope power supply signal EPS provides power for amplification.


In one embodiment of the first power supply 12, the envelope power supply signal EPS is amplitude modulated to at least partially provide envelope tracking. In one embodiment of the RF PA 48, the RF PA 48 operates with approximately constant gain, called isogain, and with gain compression. In a first embodiment of the gain compression, the gain compression is greater than about one decibel. In a second embodiment of the gain compression, the gain compression is greater than about two decibels. In a third embodiment of the gain compression, the gain compression is equal to about two decibels. In a fourth embodiment of the gain compression, the gain compression is equal to about three decibels. In a fifth embodiment of the gain compression, the gain compression is equal to about four decibels. By operating with higher levels of gain compression, efficiency of the RF PA 48 may be increased, which may help compensate for reduced efficiency in the first power supply 12.


In a first embodiment of the envelope power supply signal EPS, a bandwidth of the envelope power supply signal EPS is greater than or equal to about 10 megahertz. In a second embodiment of the envelope power supply signal EPS, a bandwidth of the envelope power supply signal EPS is less than or equal to about 10 megahertz. In a third embodiment of the envelope power supply signal EPS, a bandwidth of the envelope power supply signal EPS is greater than or equal to about 20 megahertz. In a fourth embodiment of the envelope power supply signal EPS, a bandwidth of the envelope power supply signal EPS is less than or equal to about 20 megahertz.


The RF front-end circuitry 40 receives, processes, and transmits the RF transmit signal RFT via the RF antenna 42. In one embodiment of the RF transmitter circuitry 36, the transmitter control circuitry 46 configures the RF transmitter circuitry 36 based on the transmitter configuration signal PACS. In one embodiment of the circuitry 10, the circuitry 10 operates in a full duplex environment, such that the RF transmit signal RFT and the RF receive signal RFR may be active simultaneously. The RF transmit signal RFT has an RF transmit frequency and the RF receive signal RFR has the RF receive frequency. A difference between the RF transmit frequency and the RF receive frequency is about equal to an RF duplex frequency. In one embodiment of the circuitry 10, the power supply control circuitry 28 (FIG. 6) selects the switching signal delay 24 (FIGS. 2A and 2B), such that a frequency of one of the group of related notches 26 (FIGS. 3B and 3C) is about equal to the RF duplex frequency, which may reduce noise in the receive path from the transmit path. In one embodiment of the RF duplex frequency, the RF duplex frequency is greater than or equal to about 50 megahertz.


The PA bias circuitry 50 provides a PA bias signal PAB to the RF PA 48. In this regard, the PA bias circuitry 50 biases the RF PA 48 via the PA bias signal PAB. In one embodiment of the PA bias circuitry 50, the PA bias circuitry 50 biases the RF PA 48 based on the transmitter configuration signal PACS. In one embodiment of the RF front-end circuitry 40, the RF front-end circuitry 40 includes at least one RF switch, at least one RF amplifier, at least one RF filter, at least one RF duplexer, at least one RF diplexer, at least one RF amplifier, the like, or any combination thereof. In one embodiment of the RF system control circuitry 38, the RF system control circuitry 38 is RF transceiver circuitry, which may include an RF transceiver IC, baseband controller circuitry, the like, or any combination thereof. In one embodiment of the RF transmitter circuitry 36, the first power supply 12 provides the envelope power supply signal EPS, which has switching ripple. In one embodiment of the RF transmitter circuitry 36, the envelope power supply signal EPS provides power for amplification and envelope tracks the RF transmit signal RFT.



FIG. 13 shows the circuitry 10 according to another embodiment of the circuitry 10. The circuitry 10 illustrated in FIG. 13 is similar to the circuitry 10 illustrated in FIG. 12, except in the circuitry 10 illustrated in FIG. 13, the RF transmitter circuitry 36 further includes a digital communications interface 52, which is coupled between the transmitter control circuitry 46 and a digital communications bus 54. The digital communications bus 54 is also coupled to the RF system control circuitry 38. As such, the RF system control circuitry 38 provides the envelope power supply control signal VRMP (FIG. 12) and the transmitter configuration signal PACS (FIG. 12) to the transmitter control circuitry 46 via the digital communications bus 54 and the digital communications interface 52.



FIG. 14 shows the circuitry 10 according to an additional embodiment of the circuitry 10. The first power supply 12 illustrated in FIG. 14 is similar to the first power supply 12 illustrated in FIG. 11, except the first power supply 12 illustrated in FIG. 14 further includes summing circuitry 56, and the analog supply 32 includes ripple cancellation circuitry 58, a parallel amplifier 60, a ripple circuit offset capacitive element CR, and a parallel amplifier offset capacitive element CA.


The first power supply 12 receives the DC source signal VDC. The parallel amplifier offset capacitive element CA is coupled between the parallel amplifier 60 and the power supply output PSO. During operation, the parallel amplifier offset capacitive element CA may have an offset voltage. This offset voltage may allow the parallel amplifier 60 to function properly even if a voltage of the first power supply output signal PS1 is greater than a voltage of the DC source signal VDC. The parallel amplifier 60 provides a first current sense signal CS1 to the power supply control circuitry 28. The first current sense signal CS1 is indicative of an output current from the parallel amplifier 60. In an alternate embodiment of the analog supply 32, the parallel amplifier offset capacitive element CA is omitted. In another embodiment of the analog supply 32, both the parallel amplifier 60 and the parallel amplifier offset capacitive element CA are omitted.


The ripple circuit offset capacitive element CR is coupled between the ripple cancellation circuitry 58 and the power supply output PSO. During operation, the ripple circuit offset capacitive element CR may have an offset voltage. This offset voltage may allow the ripple cancellation circuitry 58 to function properly even if a voltage of the first power supply output signal PS1 is greater than a voltage of the DC source signal VDC. The ripple cancellation circuitry 58 provides a second current sense signal CS2 to the power supply control circuitry 28. The second current sense signal CS2 is indicative of an output current from the ripple cancellation circuitry 58. In an alternate embodiment of the analog supply 32, the ripple circuit offset capacitive element CR is omitted. In another embodiment of the analog supply 32, both the ripple cancellation circuitry 58 and the ripple circuit offset capacitive element CR are omitted.


The power supply control circuitry 28 provides a first switching control signal SC1 and a second switching control signal SC2 to both the power supply switching circuitry 14 and the summing circuitry 56. The power supply switching circuitry 14 provides the first switching output signal SO1 based on the first switching control signal SC1 and provides the second switching output signal SO2 based on the second switching control signal SC2. As such, the first inductor current IL1 and the second inductor current IL2 are based on the first switching control signal SC1 and the second switching control signal SC2, respectively. The summing circuitry 56 receives and sums the first switching control signal SC1 and the second switching control signal SC2 to provide a summing output signal SOS to the ripple cancellation circuitry 58. In this regard, the ripple cancellation circuitry 58 at least partially cancels ripple current from the first inductive element L1 and the second inductive element L2 based on the first switching control signal SC1 and the second switching control signal SC2. Specifically, the ripple cancellation circuitry 58 at least partially cancels ripple current from the combined inductor current ILC (FIG. 1) using the first switching control signal SC1 and the second switching control signal SC2.


In one embodiment of the switching supply 34, the switching supply 34 operates to drive the output current from the analog supply 32 toward zero to maximize efficiency based on both the first current sense signal CS1 and the second current sense signal CS2. Specifically, the switching supply 34 operates to drive the output current from the ripple cancellation circuitry 58 toward zero based on the second current sense signal CS2. Further, the switching supply 34 operates to drive the output current from the parallel amplifier 60 toward zero based on the first current sense signal CS1.


The power supply control circuitry 28 is coupled to and controls the parallel amplifier 60 and the power supply switching circuitry 14. The parallel amplifier 60 and the switching supply 34 provide the first power supply output signal PS1, such that the parallel amplifier 60 partially provides the first power supply output signal PS1 and the switching supply 34 partially provides the first power supply output signal PS1. In one embodiment of the parallel amplifier 60, the parallel amplifier 60 at least partially provides the first power supply output signal PS1. In one embodiment of the switching supply 34, the switching supply 34 at least partially provides the first power supply output signal PS1.


The switching supply 34 may provide power more efficiently than the parallel amplifier 60. However, the parallel amplifier 60 may provide the first power supply output signal PS1 more accurately than the switching supply 34. As such, the parallel amplifier 60 regulates the voltage of the first power supply output signal PS1 based on the setpoint of the first power supply output signal PS1. The switching supply 34 operates to drive the output current from the analog supply 32 toward zero to maximize efficiency based on the first current sense signal CS1. In this regard, the parallel amplifier 60 behaves like a voltage source and the switching supply 34 behaves like a current source.



FIG. 15 shows the circuitry 10 according to one embodiment of the circuitry 10. The circuitry 10 illustrated in FIG. 15 further includes packaging 62, which includes the first inductive element L1 and the second inductive element L2 according to one embodiment of the packaging 62. In one embodiment of the packaging 62, the packaging 62 is fabricated, such that the first inductive element L1 and the second inductive element L2 are closely matched to one another. As such, the first inductive element L1 and the second inductive element L2 may be closely matched to one another over process, over temperature, or both. In this regard, the first inductive element L1 and the second inductive element L2 may have similar size, may have similar construction, may include similar construction materials, may be physically close to one another, or any combination thereof.


Some of the circuitry previously described may use discrete circuitry, integrated circuitry, programmable circuitry, non-volatile circuitry, volatile circuitry, software executing instructions on computing hardware, firmware executing instructions on computing hardware, the like, or any combination thereof. The computing hardware may include mainframes, micro-processors, micro-controllers, DSPs, the like, or any combination thereof.


None of the embodiments of the present disclosure are intended to limit the scope of any other embodiment of the present disclosure. Any or all of any embodiment of the present disclosure may be combined with any or all of any other embodiment of the present disclosure to create new embodiments of the present disclosure.


Those skilled in the art will recognize improvements and modifications to the embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.

Claims
  • 1. Circuitry comprising: a power supply output; andpower supply switching circuitry having a first switching output and a second switching output, wherein: a first inductive element is coupled between the first switching output and the power supply output;the power supply switching circuitry is adapted to operate in one of a first operating mode and a second operating mode;during the first operating mode, the first switching output is voltage compatible with the second switching output such that the first switching output is directly coupleable with the second switching output; andduring the second operating mode, the first switching output is allowed to be voltage incompatible with the second switching output such that the first switching output is not directly coupleable with the second switching output.
  • 2. The circuitry of claim 1 further comprising a first power supply, which has the power supply output, comprises the power supply switching circuitry and the first inductive element, and is adapted to provide a first power supply output signal via the power supply output.
  • 3. The circuitry of claim 2 wherein the first power supply further comprises power supply control circuitry adapted to select the one of the first operating mode and the second operating mode.
  • 4. The circuitry of claim 3 wherein the first switching output is directly coupled to the second switching output.
  • 5. The circuitry of claim 4 wherein the power supply control circuitry is prevented from selecting the second operating mode.
  • 6. The circuitry of claim 3 wherein: the first power supply further comprises a second inductive element coupled between the second switching output and the power supply output; andthe power supply control circuitry is prevented from selecting the first operating mode.
  • 7. The circuitry of claim 2 wherein: the first power supply further comprises a second inductive element coupled between the second switching output and the power supply output;the power supply switching circuitry is adapted to provide a first switching output signal to the first inductive element via the first switching output; andthe power supply switching circuitry is further adapted to provide a second switching output signal to the second inductive element via the second switching output.
  • 8. The circuitry of claim 7 wherein a waveshape of the second switching output signal is about equal to a waveshape of the first switching output signal.
  • 9. The circuitry of claim 7 wherein an inductance of the second inductive element is about equal to an inductance of the first inductive element.
  • 10. The circuitry of claim 7 wherein the first power supply further comprises a first capacitive element coupled between the power supply output and a ground.
  • 11. The circuitry of claim 7 wherein the second switching output signal is about phase-aligned with the first switching output signal.
  • 12. The circuitry of claim 11 wherein a bandwidth of the first power supply output signal is greater than 10 megahertz.
  • 13. The circuitry of claim 7 wherein the second switching output signal is phase-shifted from the first switching output signal by 90 degrees.
  • 14. The circuitry of claim 13 wherein a bandwidth of the first power supply output signal is less than 10 megahertz.
  • 15. The circuitry of claim 7 wherein the second switching output signal is phase-shifted from the first switching output signal by 180 degrees.
  • 16. The circuitry of claim 15 wherein a bandwidth of the first power supply output signal is less than 10 megahertz.
  • 17. The circuitry of claim 7 wherein: the second switching output signal is delayed from the first switching output signal by a switching signal delay;the first inductive element is adapted to have a first inductor current; andthe second inductive element is adapted to have a second inductor current, such that the first inductor current and the second inductor current combine to provide a combined inductor current, which has a frequency response with a plurality of notches, such that frequency locations of the plurality of notches are based on the switching signal delay.
  • 18. The circuitry of claim 17 wherein a bandwidth of the first power supply output signal is greater than 10 megahertz.
  • 19. The circuitry of claim 7 wherein when a maximum magnitude of the first power supply output signal is less than a first threshold, the second switching output is disabled.
  • 20. The circuitry of claim 7 wherein the first power supply output signal is an envelope power supply signal.
  • 21. The circuitry of claim 20 wherein the envelope power supply signal is amplitude modulated to at least partially provide envelope tracking.
  • 22. The circuitry of claim 20 wherein an RF power amplifier is adapted to receive and amplify an RF input signal to provide an RF transmit signal using the envelope power supply signal, which provides power for amplification.
  • 23. The circuitry of claim 7 further comprising an analog supply, such that: the first power supply further comprises a switching supply and the analog supply;the switching supply comprises the power supply switching circuitry, the first inductive element, and the second inductive element;the switching supply is adapted to at least partially provide the first power supply output signal;the analog supply is adapted to at least partially provide the first power supply output signal;the analog supply is adapted to regulate a voltage of the first power supply output signal based on a setpoint of the first power supply output signal; andthe switching supply is adapted to drive an output current from the analog supply toward zero.
  • 24. The circuitry of claim 23 wherein: the analog supply comprises a parallel amplifier;the parallel amplifier is adapted to at least partially provide the first power supply output signal;the parallel amplifier is further adapted to regulate the voltage of the first power supply output signal based on the setpoint of the first power supply output signal; andthe switching supply is further adapted to drive an output current from the parallel amplifier toward zero.
  • 25. The circuitry of claim 24 wherein: the first power supply further comprises power supply control circuitry adapted to: provide a first switching control signal, such that the first switching output signal is based on the first switching control signal; andprovide a second switching control signal, such that the second switching output signal is based on the second switching control signal;the analog supply further comprises ripple cancellation circuitry;the ripple cancellation circuitry is adapted to at least partially cancel ripple current from the first inductive element and the second inductive element based on the first switching control signal and the second switching control signal; andthe switching supply is further adapted to drive an output current from the ripple cancellation circuitry toward zero.
  • 26. The circuitry of claim 25 wherein the first power supply further comprises summing circuitry adapted to receive and sum the first switching control signal and the second switching control signal to provide a summing output signal to the ripple cancellation circuitry.
  • 27. The circuitry of claim 7 further comprising packaging, which comprises the first inductive element and the second inductive element, such that the first inductive element and the second inductive element are closely matched to one another.
  • 28. A method comprising: providing a first inductive element coupled between a first switching output and a power supply output;providing power supply switching circuitry having the first switching output and a second switching output; andoperating the power supply switching circuitry in one of a first operating mode and a second operating mode, wherein during the first operating mode, the first switching output is voltage compatible with the second switching output such that the first switching output is directly coupleable with the second switching output; andduring the second operating mode, the first switching output is allowed to be voltage incompatible with the second switching output such that the first switching output is not directly coupleable with the second switching output.
RELATED APPLICATIONS

This application claims the benefit of U.S. provisional patent application No. 61/566,226, filed Dec. 2, 2011, the disclosure of which is incorporated herein by reference in its entirety.

US Referenced Citations (397)
Number Name Date Kind
3969682 Rossum Jul 1976 A
3980964 Grodinsky Sep 1976 A
4587552 Chin May 1986 A
4692889 McNeely Sep 1987 A
4831258 Paulk et al. May 1989 A
4996500 Larson et al. Feb 1991 A
5099203 Weaver et al. Mar 1992 A
5146504 Pinckley Sep 1992 A
5187396 Armstrong, II et al. Feb 1993 A
5311309 Ersoz et al. May 1994 A
5317217 Rieger et al. May 1994 A
5339041 Nitardy Aug 1994 A
5351087 Christopher et al. Sep 1994 A
5414614 Fette et al. May 1995 A
5420643 Romesburg et al. May 1995 A
5457620 Dromgoole Oct 1995 A
5486871 Filliman et al. Jan 1996 A
5532916 Tamagawa Jul 1996 A
5541547 Lam Jul 1996 A
5581454 Collins Dec 1996 A
5646621 Cabler et al. Jul 1997 A
5715526 Weaver, Jr. et al. Feb 1998 A
5767744 Irwin et al. Jun 1998 A
5822318 Tiedemann, Jr. et al. Oct 1998 A
5898342 Bell Apr 1999 A
5905407 Midya May 1999 A
5936464 Grondahl Aug 1999 A
6043610 Buell Mar 2000 A
6043707 Budnik Mar 2000 A
6055168 Kotowski et al. Apr 2000 A
6070181 Yeh May 2000 A
6118343 Winslow Sep 2000 A
6133777 Savelli Oct 2000 A
6141541 Midya et al. Oct 2000 A
6147478 Skelton et al. Nov 2000 A
6166598 Schlueter Dec 2000 A
6198645 Kotowski et al. Mar 2001 B1
6204731 Jiang et al. Mar 2001 B1
6256482 Raab Jul 2001 B1
6300826 Mathe et al. Oct 2001 B1
6313681 Yoshikawa Nov 2001 B1
6348780 Grant Feb 2002 B1
6400775 Gourgue et al. Jun 2002 B1
6483281 Hwang Nov 2002 B2
6559689 Clark May 2003 B1
6566935 Renous May 2003 B1
6583610 Groom et al. Jun 2003 B2
6617930 Nitta Sep 2003 B2
6621808 Sadri Sep 2003 B1
6624712 Cygan et al. Sep 2003 B1
6646501 Wessel Nov 2003 B1
6658445 Gau et al. Dec 2003 B1
6681101 Eidson et al. Jan 2004 B1
6686727 Ledenev Feb 2004 B2
6690652 Sadri Feb 2004 B1
6701141 Lam Mar 2004 B2
6703080 Reyzelman et al. Mar 2004 B2
6728163 Gomm et al. Apr 2004 B2
6744151 Jackson et al. Jun 2004 B2
6819938 Sahota Nov 2004 B2
6885176 Librizzi Apr 2005 B2
6958596 Sferrazza et al. Oct 2005 B1
6995995 Zeng et al. Feb 2006 B2
7038536 Cioffi et al. May 2006 B2
7043213 Robinson et al. May 2006 B2
7053718 Dupuis et al. May 2006 B2
7058373 Grigore Jun 2006 B2
7099635 McCune Aug 2006 B2
7170341 Conrad et al. Jan 2007 B2
7200365 Watanabe et al. Apr 2007 B2
7233130 Kay Jun 2007 B1
7253589 Potanin et al. Aug 2007 B1
7254157 Crotty et al. Aug 2007 B1
7262658 Ramaswamy et al. Aug 2007 B2
7279875 Gan et al. Oct 2007 B2
7304537 Kwon et al. Dec 2007 B2
7348847 Whittaker Mar 2008 B2
7394233 Trayling et al. Jul 2008 B1
7405618 Lee et al. Jul 2008 B2
7411316 Pai Aug 2008 B2
7414330 Chen Aug 2008 B2
7453711 Yanagida et al. Nov 2008 B2
7454238 Vinayak et al. Nov 2008 B2
7515885 Sander et al. Apr 2009 B2
7528807 Kim et al. May 2009 B2
7529523 Young et al. May 2009 B1
7539466 Tan et al. May 2009 B2
7595569 Amerom et al. Sep 2009 B2
7609114 Hsieh et al. Oct 2009 B2
7615979 Caldwell Nov 2009 B2
7627622 Conrad et al. Dec 2009 B2
7646108 Paillet et al. Jan 2010 B2
7653366 Grigore Jan 2010 B2
7679433 Li Mar 2010 B1
7684216 Choi et al. Mar 2010 B2
7696735 Oraw et al. Apr 2010 B2
7715811 Kenington May 2010 B2
7724837 Filimonov et al. May 2010 B2
7755431 Sun Jul 2010 B2
7764060 Wilson Jul 2010 B2
7773691 Khlat et al. Aug 2010 B2
7773965 Van Brunt et al. Aug 2010 B1
7777459 Williams Aug 2010 B2
7782036 Wong et al. Aug 2010 B1
7783269 Vinayak et al. Aug 2010 B2
7800427 Chae et al. Sep 2010 B2
7805115 McMorrow et al. Sep 2010 B1
7852150 Arknaes-Pedersen Dec 2010 B1
7856048 Smaini et al. Dec 2010 B1
7859336 Markowski et al. Dec 2010 B2
7880547 Lee et al. Feb 2011 B2
7884681 Khlat et al. Feb 2011 B1
7894216 Melanson Feb 2011 B2
7898268 Bernardon et al. Mar 2011 B2
7898327 Nentwig Mar 2011 B2
7907010 Wendt et al. Mar 2011 B2
7915961 Li Mar 2011 B1
7917105 Drogi et al. Mar 2011 B2
7920023 Witchard Apr 2011 B2
7923974 Martin et al. Apr 2011 B2
7965140 Takahashi Jun 2011 B2
7994864 Chen et al. Aug 2011 B2
8000117 Petricek Aug 2011 B2
8008970 Homol et al. Aug 2011 B1
8022761 Drogi et al. Sep 2011 B2
8026765 Giovannotto Sep 2011 B2
8044639 Tamegai et al. Oct 2011 B2
8054126 Yang et al. Nov 2011 B2
8068622 Melanson et al. Nov 2011 B2
8081199 Takata et al. Dec 2011 B2
8093951 Zhang et al. Jan 2012 B1
8159297 Kumagai Apr 2012 B2
8164388 Iwamatsu Apr 2012 B2
8174313 Vice May 2012 B2
8183917 Drogi et al. May 2012 B2
8183929 Grondahl May 2012 B2
8198941 Lesso Jun 2012 B2
8204456 Xu et al. Jun 2012 B2
8242813 Wile et al. Aug 2012 B1
8253485 Clifton Aug 2012 B2
8253487 Hou et al. Aug 2012 B2
8274332 Cho et al. Sep 2012 B2
8289084 Morimoto et al. Oct 2012 B2
8358113 Cheng Jan 2013 B2
8362837 Koren et al. Jan 2013 B2
8446135 Chen et al. May 2013 B2
8493141 Khlat et al. Jul 2013 B2
8519788 Khlat Aug 2013 B2
8541993 Notman et al. Sep 2013 B2
8542061 Levesque et al. Sep 2013 B2
8548398 Baxter et al. Oct 2013 B2
8558616 Shizawa et al. Oct 2013 B2
8571498 Khlat Oct 2013 B2
8588713 Khlat Nov 2013 B2
8611402 Chiron Dec 2013 B2
8618868 Khlat et al. Dec 2013 B2
8624576 Khlat et al. Jan 2014 B2
8624760 Ngo et al. Jan 2014 B2
8626091 Khlat et al. Jan 2014 B2
8633766 Khlat et al. Jan 2014 B2
8638165 Shah et al. Jan 2014 B2
8648657 Rozenblit Feb 2014 B1
8659355 Henshaw et al. Feb 2014 B2
8693676 Xiao et al. Apr 2014 B2
8717100 Reisner et al. May 2014 B2
8718579 Drogi May 2014 B2
8718582 See et al. May 2014 B2
8725218 Brown et al. May 2014 B2
8744382 Hou et al. Jun 2014 B2
8749307 Zhu et al. Jun 2014 B2
8760228 Khlat Jun 2014 B2
8782107 Myara et al. Jul 2014 B2
8792840 Khlat et al. Jul 2014 B2
8803605 Fowers et al. Aug 2014 B2
8824978 Briffa et al. Sep 2014 B2
8829993 Briffa et al. Sep 2014 B2
8878606 Khlat et al. Nov 2014 B2
8884696 Langer Nov 2014 B2
8909175 McCallister Dec 2014 B1
8942313 Khlat et al. Jan 2015 B2
8942651 Jones Jan 2015 B2
8942652 Khlat et al. Jan 2015 B2
8947161 Khlat et al. Feb 2015 B2
8947162 Wimpenny et al. Feb 2015 B2
8952710 Retz et al. Feb 2015 B2
8957728 Gorisse Feb 2015 B2
8975959 Khlat Mar 2015 B2
8981839 Kay et al. Mar 2015 B2
8981847 Balteanu Mar 2015 B2
8981848 Kay et al. Mar 2015 B2
8994345 Wilson Mar 2015 B2
9019011 Hietala et al. Apr 2015 B2
9020451 Khlat Apr 2015 B2
9024688 Kay et al. May 2015 B2
9041364 Khlat May 2015 B2
9041365 Kay et al. May 2015 B2
9077405 Jones et al. Jul 2015 B2
20020071497 Bengtsson et al. Jun 2002 A1
20020125869 Groom Sep 2002 A1
20030031271 Bozeki et al. Feb 2003 A1
20030062950 Hamada et al. Apr 2003 A1
20030137286 Kimball et al. Jul 2003 A1
20030146791 Shvarts et al. Aug 2003 A1
20030153289 Hughes et al. Aug 2003 A1
20030198063 Smyth Oct 2003 A1
20030206603 Husted Nov 2003 A1
20030220953 Allred Nov 2003 A1
20030232622 Seo et al. Dec 2003 A1
20040047329 Zheng Mar 2004 A1
20040051384 Jackson et al. Mar 2004 A1
20040124913 Midya et al. Jul 2004 A1
20040127173 Leizerovich Jul 2004 A1
20040132424 Aytur et al. Jul 2004 A1
20040184569 Challa et al. Sep 2004 A1
20040196095 Nonaka Oct 2004 A1
20040219891 Hadjichristos Nov 2004 A1
20040239301 Kobayashi Dec 2004 A1
20040266366 Robinson et al. Dec 2004 A1
20040267842 Allred Dec 2004 A1
20050008093 Matsuura et al. Jan 2005 A1
20050032499 Cho Feb 2005 A1
20050047180 Kim Mar 2005 A1
20050064830 Grigore Mar 2005 A1
20050079835 Takabayashi et al. Apr 2005 A1
20050093630 Whittaker et al. May 2005 A1
20050110562 Robinson et al. May 2005 A1
20050122171 Miki et al. Jun 2005 A1
20050156582 Redl et al. Jul 2005 A1
20050156662 Raghupathy et al. Jul 2005 A1
20050157778 Trachewsky et al. Jul 2005 A1
20050184713 Xu Aug 2005 A1
20050200407 Arai et al. Sep 2005 A1
20050208907 Yamazaki et al. Sep 2005 A1
20050286616 Kodavati Dec 2005 A1
20060006946 Burns et al. Jan 2006 A1
20060062324 Naito et al. Mar 2006 A1
20060097711 Brandt May 2006 A1
20060128324 Tan et al. Jun 2006 A1
20060147062 Niwa et al. Jul 2006 A1
20060154637 Eyries et al. Jul 2006 A1
20060178119 Jarvinen Aug 2006 A1
20060181340 Dhuyvetter Aug 2006 A1
20060220627 Koh Oct 2006 A1
20060244513 Yen et al. Nov 2006 A1
20060270366 Rozenblit et al. Nov 2006 A1
20070008804 Lu et al. Jan 2007 A1
20070014382 Shakeshaft et al. Jan 2007 A1
20070024360 Markowski Feb 2007 A1
20070024365 Ramaswamy et al. Feb 2007 A1
20070054635 Black et al. Mar 2007 A1
20070063681 Liu Mar 2007 A1
20070082622 Leinonen et al. Apr 2007 A1
20070146076 Baba Jun 2007 A1
20070159256 Ishikawa et al. Jul 2007 A1
20070182392 Nishida Aug 2007 A1
20070183532 Matero Aug 2007 A1
20070184794 Drogi et al. Aug 2007 A1
20070249304 Snelgrove et al. Oct 2007 A1
20070259628 Carmel et al. Nov 2007 A1
20070290749 Woo et al. Dec 2007 A1
20080003950 Haapoja et al. Jan 2008 A1
20080044041 Tucker et al. Feb 2008 A1
20080081572 Rofougaran Apr 2008 A1
20080104432 Vinayak et al. May 2008 A1
20080150619 Lesso et al. Jun 2008 A1
20080157745 Nakata Jul 2008 A1
20080205095 Pinon et al. Aug 2008 A1
20080224769 Markowski et al. Sep 2008 A1
20080242246 Minnis et al. Oct 2008 A1
20080252278 Lindeberg et al. Oct 2008 A1
20080258831 Kunihiro et al. Oct 2008 A1
20080259656 Grant Oct 2008 A1
20080280577 Beukema et al. Nov 2008 A1
20090004981 Eliezer et al. Jan 2009 A1
20090015229 Kotikalapoodi Jan 2009 A1
20090039947 Williams Feb 2009 A1
20090045872 Kenington Feb 2009 A1
20090082006 Pozsgay et al. Mar 2009 A1
20090097591 Kim Apr 2009 A1
20090140706 Taufik et al. Jun 2009 A1
20090160548 Ishikawa et al. Jun 2009 A1
20090167260 Pauritsch et al. Jul 2009 A1
20090174466 Hsieh et al. Jul 2009 A1
20090184764 Markowski et al. Jul 2009 A1
20090190699 Kazakevich et al. Jul 2009 A1
20090191826 Takinami et al. Jul 2009 A1
20090218995 Ahn Sep 2009 A1
20090230934 Hooijschuur et al. Sep 2009 A1
20090261908 Markowski Oct 2009 A1
20090284235 Weng et al. Nov 2009 A1
20090289720 Takinami et al. Nov 2009 A1
20090319065 Risbo Dec 2009 A1
20100001793 Van Zeijl et al. Jan 2010 A1
20100002473 Williams Jan 2010 A1
20100019749 Katsuya et al. Jan 2010 A1
20100019840 Takahashi Jan 2010 A1
20100026250 Petty Feb 2010 A1
20100027301 Hoyerby Feb 2010 A1
20100045247 Blanken et al. Feb 2010 A1
20100171553 Okubo et al. Jul 2010 A1
20100181973 Pauritsch et al. Jul 2010 A1
20100253309 Xi et al. Oct 2010 A1
20100266066 Takahashi Oct 2010 A1
20100289568 Eschauzier et al. Nov 2010 A1
20100301947 Fujioka et al. Dec 2010 A1
20100308654 Chen Dec 2010 A1
20100311365 Vinayak et al. Dec 2010 A1
20100321127 Watanabe et al. Dec 2010 A1
20100327825 Mehas et al. Dec 2010 A1
20100327971 Kumagai Dec 2010 A1
20110018626 Kojima Jan 2011 A1
20110058601 Kim et al. Mar 2011 A1
20110084756 Saman et al. Apr 2011 A1
20110084760 Guo et al. Apr 2011 A1
20110109387 Lee May 2011 A1
20110148375 Tsuji Jun 2011 A1
20110193629 Hou et al. Aug 2011 A1
20110234182 Wilson Sep 2011 A1
20110235827 Lesso et al. Sep 2011 A1
20110260706 Nishijima Oct 2011 A1
20110279180 Yamanouchi et al. Nov 2011 A1
20110298433 Tam Dec 2011 A1
20110298539 Drogi et al. Dec 2011 A1
20110304400 Stanley Dec 2011 A1
20120025907 Koo et al. Feb 2012 A1
20120025919 Huynh Feb 2012 A1
20120032658 Casey et al. Feb 2012 A1
20120034893 Baxter et al. Feb 2012 A1
20120049894 Berchtold et al. Mar 2012 A1
20120049953 Khlat Mar 2012 A1
20120068767 Henshaw et al. Mar 2012 A1
20120074916 Trochut Mar 2012 A1
20120098595 Stockert Apr 2012 A1
20120119813 Khlat et al. May 2012 A1
20120133299 Capodivacca et al. May 2012 A1
20120139516 Tsai et al. Jun 2012 A1
20120154035 Hongo et al. Jun 2012 A1
20120154054 Kaczman et al. Jun 2012 A1
20120170334 Menegoli et al. Jul 2012 A1
20120170690 Ngo et al. Jul 2012 A1
20120176196 Khlat Jul 2012 A1
20120194274 Fowers et al. Aug 2012 A1
20120200354 Ripley et al. Aug 2012 A1
20120212197 Fayed et al. Aug 2012 A1
20120236444 Srivastava et al. Sep 2012 A1
20120244916 Brown et al. Sep 2012 A1
20120269240 Balteanu et al. Oct 2012 A1
20120274235 Lee et al. Nov 2012 A1
20120299647 Honjo et al. Nov 2012 A1
20130024142 Folkmann et al. Jan 2013 A1
20130034139 Khlat et al. Feb 2013 A1
20130038305 Arno et al. Feb 2013 A1
20130094553 Paek et al. Apr 2013 A1
20130106378 Khlat May 2013 A1
20130107769 Khlat et al. May 2013 A1
20130134956 Khlat May 2013 A1
20130135043 Hietala et al. May 2013 A1
20130141064 Kay et al. Jun 2013 A1
20130141068 Kay et al. Jun 2013 A1
20130141169 Khlat et al. Jun 2013 A1
20130147445 Levesque et al. Jun 2013 A1
20130154729 Folkmann et al. Jun 2013 A1
20130169245 Kay et al. Jul 2013 A1
20130181521 Khlat Jul 2013 A1
20130214858 Tournatory et al. Aug 2013 A1
20130229235 Ohnishi Sep 2013 A1
20130238913 Huang et al. Sep 2013 A1
20130271221 Levesque et al. Oct 2013 A1
20130307617 Khlat et al. Nov 2013 A1
20130328613 Kay et al. Dec 2013 A1
20140009200 Kay et al. Jan 2014 A1
20140009227 Kay et al. Jan 2014 A1
20140028370 Wimpenny Jan 2014 A1
20140028392 Wimpenny Jan 2014 A1
20140042999 Barth et al. Feb 2014 A1
20140049321 Gebeyehu et al. Feb 2014 A1
20140055197 Khlat et al. Feb 2014 A1
20140057684 Khlat Feb 2014 A1
20140062590 Khlat et al. Mar 2014 A1
20140077787 Gorisse et al. Mar 2014 A1
20140097895 Khlat et al. Apr 2014 A1
20140099906 Khlat Apr 2014 A1
20140099907 Chiron Apr 2014 A1
20140103995 Langer Apr 2014 A1
20140111178 Khlat et al. Apr 2014 A1
20140125408 Kay et al. May 2014 A1
20140139199 Khlat et al. May 2014 A1
20140184335 Nobbe et al. Jul 2014 A1
20140203868 Khlat et al. Jul 2014 A1
20140203869 Khlat et al. Jul 2014 A1
20140225674 Folkmann et al. Aug 2014 A1
20140266427 Chiron Sep 2014 A1
20140285164 Oishi et al. Sep 2014 A1
20140306769 Khlat et al. Oct 2014 A1
20150048891 Rozek et al. Feb 2015 A1
20150180422 Khlat et al. Jun 2015 A1
20150234402 Kay et al. Aug 2015 A1
Foreign Referenced Citations (43)
Number Date Country
1076567 Sep 1993 CN
1211355 Mar 1999 CN
1518209 Aug 2004 CN
1898860 Jan 2007 CN
101106357 Jan 2008 CN
101201891 Jun 2008 CN
101379695 Mar 2009 CN
101405671 Apr 2009 CN
101416385 Apr 2009 CN
101427459 May 2009 CN
101548476 Sep 2009 CN
101626355 Jan 2010 CN
101635697 Jan 2010 CN
101669280 Mar 2010 CN
101867284 Oct 2010 CN
201676399 Dec 2010 CN
0755121 Jan 1997 EP
1047188 Oct 2000 EP
1317105 Jun 2003 EP
1492227 Dec 2004 EP
1557955 Jul 2005 EP
1569330 Aug 2005 EP
2214304 Aug 2010 EP
2244366 Oct 2010 EP
2372904 Oct 2011 EP
2579456 Apr 2013 EP
2398648 Aug 2004 GB
2462204 Feb 2010 GB
2465552 May 2010 GB
2484475 Apr 2012 GB
2010166157 Jul 2010 JP
461168 Oct 2001 TW
0048306 Aug 2000 WO
2004002006 Dec 2003 WO
2004082135 Sep 2004 WO
2005013084 Feb 2005 WO
2006021774 Mar 2006 WO
2006070319 Jul 2006 WO
2006073208 Jul 2006 WO
2007107919 Sep 2007 WO
2007149346 Dec 2007 WO
2012151594 Nov 2012 WO
2012172544 Dec 2012 WO
Non-Patent Literature Citations (234)
Entry
Notice of Allowance for U.S. Appl. No. 13/297,490, mailed Feb. 27, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470, mailed Feb. 20, 2014, 16 pages.
Notice of Allowance for U.S. Appl. No. 13/550,049, mailed Mar. 6, 2014, 5 pages.
International Preliminary Report on Patentability for PCT/US2012/046887, mailed Jan. 30, 2014, 8 pages.
International Preliminary Report on Patentability for PCT/US2012/053654, mailed Mar. 13, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/661,552, mailed Feb. 21, 2014, 5 pages.
International Search Report and Written Opinion for PCT/US2013/065403, mailed Feb. 5, 2014, 11 pages.
Examination Report for European Patent Application No. 11720630.0 issued Mar. 18, 2014, 4 pages.
Notice of Allowance for U.S. Appl. No. 14/022,858 mailed May 27, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/367,973 mailed Apr. 25, 2014, 5 pages.
Non-Final Office Action for U.S. Appl. No. 13/647,815 mailed May 2, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883 mailed Mar. 27, 2014, 13 pages.
International Preliminary Report on Patentability for PCT/US2012/062070 mailed May 8, 2014, 8 pages.
International Search Report and Written Opinion for PCT/US2012/062110 issued Apr. 8, 2014, 12 pages.
International Preliminary Report on Patentability for PCT/US2012/062110 mailed May 8, 2014, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/692,084 mailed Apr. 10, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/684,826 mailed Apr. 3, 2014, 5 pages.
Notice of Allowance for U.S. Appl. No. 14/022,940, mailed Jun. 10, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600 mailed May 9, 2014, 14 pages.
Non-Final Office Action for U.S. Appl. No. 13/951,976 mailed Apr. 4, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 12/836,307 mailed May 5, 2014, 6 pages.
Hassan, Muhammad, et al., “A Combined Series-Parallel Hybrid Envelope Amplifier for Envelope Tracking Mobile Terminal RF Power Amplifier Applications,” IEEE Journal of Solid-State Circuits, vol. 47, No. 5, May 1, 2012, pp. 1185-1198.
Hoversten, John, et al., “Codesign of PA, Supply, and Signal Processing for Linear Supply-Modulated RF Transmitters,” IEEE Transactions on Microwave Theory and Techniques, vol. 60, No. 6, Jun. 2012, pp. 2010-2020.
European Search Report for Patent Application No. 14162682.0, issued Aug. 27, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/072,140, mailed Aug. 27, 2014, 8 pages.
Non-Final Office Action for U.S. Appl. No. 14/072,225, mailed Aug. 15, 2014, 4 pages.
Non-Final Office Action for U.S. Appl. No. 13/486,012, mailed Jul. 28, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/548,283, mailed Sep. 3, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883, mailed Aug. 27, 2014, 12 pages.
Notice of Allowance for U.S. Appl. No. 13/661,552, mailed Jun. 13, 2014, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/692,084, mailed Jul. 23, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/690,187, mailed Sep. 3, 2014, 9 pages.
International Preliminary Report on Patentability and Written Opinion for PCT/US2012/067230, mailed Jun. 12, 2014, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/684,826, mailed Jul. 18, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/782,142, mailed Sep. 4, 2014, 6 pages.
International Search Report and Written Opinion for PCT/US2014/028089, mailed Jul. 17, 2014, 10 pages.
Invitation to Pay Additional Fees and Partial International Search Report for PCT/US2014/028178, mailed Jul. 24, 2014, 7 pages.
Non-Final Office Action for U.S. Appl. No. 12/836,307, mailed Sep. 25, 2014, 5 pages.
Advisory Action for U.S. Appl. No. 13/297,470, mailed Sep. 19, 2014, 3 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470, mailed Oct. 20, 2014, 22 pages.
Notice of Allowance for U.S. Appl. No. 13/367,973, mailed Sep. 15, 2014, 7 pages.
Extended European Search Report for European Patent Application No. 12794149.0, issued Oct. 29, 2014, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/647,815, mailed Sep. 19, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/661,227, mailed Sep. 29, 2014, 24 pages.
Notice of Allowance for U.S. Appl. No. 13/684,826, mailed Sep. 8, 2014, 6 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed Oct. 15, 2014, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/914,888, mailed Oct. 17, 2014, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/747,725, mailed Oct. 7, 2014, 6 pages.
International Search Report and Written Opinion for PCT/US2014/012927, mailed Sep. 30, 2014, 11 pages.
International Search Report and Written Opinion for PCT/US2014/028178, mailed Sep. 30, 2014, 17 pages.
Notice of Allowance for U.S. Appl. No. 13/188,024, mailed Jun. 18, 2013, 7 pages.
International Preliminary Report on Patentability for PCT/US2011/054106 mailed Apr. 11, 2013, 8 pages.
International Preliminary Report on Patentability for PCT/US2011/061007 mailed May 30, 2013, 11 pages.
International Preliminary Report on Patentability for PCT/US2011/061009 mailed May 30, 2013, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/423,649, mailed May 22, 2013, 7 pages.
Advisory Action for U.S. Appl. No. 13/222,484, mailed Jun. 14, 2013, 3 pages.
International Preliminary Report on Patentability for PCT/US2011/064255, mailed Jun. 20, 2013, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/343,840, mailed Jul. 1, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/363,888, mailed Jul. 18, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/222,453, mailed Aug. 22, 2013, 8 pages.
International Preliminary Report on Patentability for PCT/US2012/024124, mailed Aug. 22, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/550,060, mailed Aug. 16, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/222,484, mailed Aug. 26, 2013, 8 pages.
International Preliminary Report on Patentability for PCT/US2012/023495, mailed Aug. 15, 2013, 10 pages.
Final Office Action for U.S. Appl. No. 13/297,470, mailed Oct. 25, 2013, 17 pages.
Notice of Allowance for U.S. Appl. No. 14/022,858, mailed Oct. 25, 2013, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/550,049, mailed Nov. 25, 2013, 6 pages.
Non-Final Office Action for U.S. Appl. No. 12/836,307, mailed Nov. 5, 2013, 6 pages.
Examination Report for European Patent Application No. 11720630, mailed Aug. 16, 2013, 5 pages.
Lie, Donald Y.C. et al., “Design of Highly-Efficient Wideband RF Polar Transmitters Using Envelope-Tracking (ET) for Mobile WiMAX/Wibro Applications,” IEEE 8th International Conference on ASIC (ASCION), Oct. 20-23, 2009, pp. 347-350.
Lie, Donald Y.C. et al., “Highly Efficient and Linear Class E SiGe Power Amplifier Design,” 8th International Conference on Solid-State and Integrated Circuit Technology (ICSICT), Oct. 23-26, 2006, pp. 1526-1529.
Non-Final Office Action for U.S. Appl. No. 13/367,973, mailed Sep. 24, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/423,649, mailed Aug. 30, 2013, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/316,229, mailed Aug. 29, 2013, 8 pages.
Quayle Action for U.S. Appl. No. 13/531,719, mailed Oct. 10, 2013, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/602,856, mailed Sep. 24, 2013, 9 pages.
Notice of Allowance for U.S. Appl. No. 14/072,140, mailed Dec. 2, 2014, 8 pages.
First Office Action for Chinese Patent Application No. 201280026559.0, issued Nov. 3, 2014, 14 pages (with English translation).
Notice of Allowance for U.S. Appl. No. 13/486,012, mailed Nov. 21, 2014, 8 pages.
Final Office Action for U.S. Appl. No. 13/689,883, mailed Jan. 2, 2015, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/690,187, mailed Dec. 19, 2014, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/747,694, mailed Dec. 22, 2014, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/951,976, mailed Dec. 26, 2014, 9 pages.
Non-Final Office Action for U.S. Appl. No. 13/747,749, mailed Nov. 12, 2014, 32 pages.
Wu, Patrick Y. et al., “A Two-Phase Switching Hybrid Supply Modulator for RF Power Amplifiers with 9% Efficiency Improvement,” IEEE Journal of Solid-State Circuits, vol. 45, No. 12, Dec. 2010, pp. 2543-2556.
Yousefzadeh, Vahid et al., “Band Separation and Efficiency Optimization in Linear-Assisted Switching Power Amplifiers,” 37th IEEE Power Electronics Specialists Conference, Jun. 18-22, 2006, pp. 1-7.
International Preliminary Report on Patentability for PCT/US2012/040317, mailed Dec. 12, 2013, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/531,719, mailed Dec. 30, 2013, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/022,940, mailed Dec. 20, 2013, 5 pages.
International Search Report and Written Opinion for PCT/US2013/052277, mailed Jan. 7, 2014, 14 pages.
Notice of Allowance for U.S. Appl. No. 13/948,291, mailed Feb. 11, 2015, 7 pages.
First Office Action for Chinese Patent Application No. 201180030273.5, issued Dec. 3, 2014, 15 pages (with English translation).
Notice of Allowance for U.S. Appl. No. 14/022,858, mailed Feb. 17, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/072,225, mailed Jan. 22, 2015, 7 pages.
Final Office Action for U.S. Appl. No. 13/661,227, mailed Feb. 6, 2015, 24 pages.
International Preliminary Report on Patentability for PCT/US2013/052277, mailed Feb. 5, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/048,109, mailed Feb. 18, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed Feb. 2, 2015, 10 pages.
Choi, J. et al., “A New Power Management IC Architecture for Envelope Tracking Power Amplifier,” IEEE Transactions on Microwave Theory and Techniques, vol. 59, No. 7, Jul. 2011, pp. 1796-1802.
Cidronali, A. et al., “A 240W Dual-Band 870 and 2140 MHz Envelope Tracking GaN PA Designed by a Probability Distribution Conscious Approach,” IEEE MTT-S International Microwave Symposium Digest, Jun. 5-10, 2011, 4 pages.
Dixon, N., “Standardisation Boosts Momentum for Envelope Tracking,” Microwave Engineering, Europe, Apr. 20, 2011, 2 pages, http://www.mwee.com/en/standardisation-boosts-momentum-for-envelope-tracking.html? cmp—ids=71&news—ids=222901746.
Hekkala, A. et al., “Adaptive Time Misalignment Compensation in Envelope Tracking Amplifiers,” 2008 IEEE International Symposium on Spread Spectrum Techniques and Applications, Aug. 2008, pp. 761-765.
Kim et al., “High Efficiency and Wideband Envelope Tracking Power Amplifiers with Sweet Spot Tracking,” 2010 IEEE Radio Frequency Integrated Circuits Symposium, May 23-25, 2010, pp. 255-258.
Kim, N. et al, “Ripple Feedback Filter Suitable for Analog/Digital Mixed-Mode Audio Amplifier for Improved Efficiency and Stability,” 2002 IEEE Power Electronics Specialists Conference, vol. 1, Jun. 23, 2002, pp. 45-49.
Knutson, P, et al., “An Optimal Approach to Digital Raster Mapper Design,” 1991 IEEE International Conference on Consumer Electronics held Jun. 5-7, 1991, vol. 37, Issue 4, published Nov. 1991, pp. 746-752.
Le, Hanh-Phuc et al., “A 32nm Fully Integrated Reconfigurable Switched-Capacitor DC-DC Convertor Delivering 0.55W/mm^2 at 81% Efficiency,” 2010 IEEE International Solid State Circuits Conference, Feb. 7-11, 2010, pp. 210-212.
Li, Y. et al., “A Highly Efficient SiGe Differential Power Amplifier Using an Envelope-Tracking Technique for 3GPP LTE Applications,” 2010 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), Oct. 4-6, 2010, pp. 121-124.
Sahu, B. et al., “Adaptive Power Management of Linear RF Power Amplifiers in Mobile Handsets—An Integrated System Design Approach,” submission for IEEE Asia Pacific Microwave Conference, Mar. 2004, 4 pages.
Unknown, “Nujira Files 100th Envelope Tracking Patent,” CS: Compound Semiconductor, Apr. 11, 2011, 1 page, http://www.compoundsemiconductor.net/csc/news-details.php?cat=news&id=19733338&key=Nujira%20Files%20100th%20Envelope%20Tracking%20Patent&type=n.
Non-final Office Action for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed Feb. 1, 2008, 17 pages.
Final Office Action for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed Jul. 30, 2008, 19 pages.
Non-final Office Action for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed Nov. 26, 2008, 22 pages.
Final Office Action for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed May 4, 2009, 20 pages.
Non-final Office Action for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed Feb. 3, 2010, 21 pages.
Notice of Allowance for U.S. Appl. No. 11/113,873, now U.S. Pat. No. 7,773,691, mailed Jun. 9, 2010, 7 pages.
International Search Report for PCT/US06/12619 mailed May 8, 2007, 2 pages.
Extended European Search Report for application 06740532.4 mailed Dec. 7, 2010, 7 pages.
Non-final Office Action for U.S. Appl. No. 12/112,006 mailed Apr. 5, 2010, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/112,006 mailed Jul. 19, 2010, 6 pages.
Non-final Office Action for U.S. Appl. No. 13/089,917 mailed Nov. 23, 2012, 6 pages.
International Search Report for PCT/US11/033037, mailed Aug. 9, 2011, 10 pages.
International Preliminary Report on Patentability for PCT/US2011/033037 mailed Oct. 23, 2012, 7 pages.
Non-Final Office Action for U.S. Appl. No. 13/188,024, mailed Feb. 5, 2013, 8 pages.
International Search Report for PCT/US2011/044857, mailed Oct. 24, 2011, 10 pages.
International Preliminary Report on Patentability for PCT/US2011/044857 mailed Mar. 7, 2013, 6 pages.
Non-final Office Action for U.S. Appl. No. 13/218,400 mailed Nov. 8, 2012, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/218,400 mailed Apr. 11, 2013, 7 pages.
International Search Report for PCT/US11/49243, mailed Dec. 22, 2011, 9 pages.
International Preliminary Report on Patentability for PCT/US11/49243 mailed Nov. 13, 2012, 33 pages.
International Search Report for PCT/US2011/054106 mailed Feb. 9, 2012, 11 pages.
International Search Report for PCT/US2011/061007 mailed Aug. 16, 2012, 16 pages.
Non-Final Office Action for U.S. Appl. No. 13/297,470 mailed May 8, 2013, 15 pages.
International Search Report for PCT/US2011/061009 mailed Feb. 8, 2012, 14 pages.
International Search Report for PCT/US2012/023495 mailed May 7, 2012, 13 pages.
Non-final Office Action for U.S. Appl. No. 13/222,453 mailed Dec. 6, 2012, 13 pages.
Notice of Allowance for U.S. Appl. No. 13/222,453 mailed Feb. 21, 2013, 7 pages.
Invitation to Pay Additional Fees and Where Applicable Protest Fee for PCT/US2012/024124 mailed Jun. 1, 2012, 7 pages.
International Search Report for PCT/US2012/024124 mailed Aug. 24, 2012, 14 pages.
Notice of Allowance for U.S. Appl. No. 13/316,229 mailed Nov. 14, 2012, 9 pages.
International Search Report for PCT/US2011/064255 mailed Apr. 3, 2012, 12 pages.
International Search Report for PCT/US2012/40317 mailed Sep. 7, 2012, 7 pages.
International Search Report for PCT/US2012/046887 mailed Dec. 21, 2012, 12 pages.
Non-final Office Action for U.S. Appl. No. 13/222,484 mailed Nov. 8, 2012, 9 pages.
Final Office Action for U.S. Appl. No. 13/222,484 mailed Apr. 10, 2013, 10 pages.
International Search Report and Written Opinion for PCT/US2012/053654 mailed Feb. 15, 2013, 11 pages.
International Search Report and Written Opinion for PCT/US2012/062070, mailed Jan. 21, 2013, 12 pages.
International Search Report and Written Opinion for PCT/US2012/067230 mailed Feb. 21, 2013, 10 pages.
European Examination Report for European Patent Application No. 14162682.0, mailed May 22, 2015, 5 pages.
Corrected Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Jun. 5, 2015, 11 pages.
Advisory Action for U.S. Appl. No. 13/689,883, mailed Apr. 20, 2015, 3 pages.
Advisory Action for U.S. Appl. No. 13/661,227, mailed May 12, 2015, 3 pages.
Advisory Action for U.S. Appl. No. 13/714,600, mailed May 26, 2015, 3 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed May 13, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/747,749, mailed Jun. 4, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/552,768, mailed Apr. 20, 2015, 12 pages.
Non-Final Office Action for U.S. Appl. No. 13/727,911, mailed Apr. 20, 2015, 10 pages.
Non-Final Office Action for U.S. Appl. No. 14/163,229, mailed Apr. 23, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/163,256, mailed Apr. 23, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 14/176,611, mailed Apr. 27, 2015, 7 pages.
International Preliminary Report on Patentability for PCT/US2013/065403, mailed Apr. 30, 2015, 8 pages.
Quayle Action for U.S. Appl. No. 13/689,940, mailed May 14, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/661,164, mailed Jun. 3, 2015, 6 pages.
Non-Final Office Action for U.S. Appl. No. 14/082,629, mailed Jun. 18, 2015, 15 pages.
First Office Action for Chinese Patent Application No. 201280052694.2, issued Mar. 24, 2015, 35 pages.
Notice of Allowance for U.S. Appl. No. 13/948,291, mailed Jul. 17, 2015, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883, mailed Jul. 24, 2015, 13 pages.
Non-Final Office Action for U.S. Appl. No. 13/661,227, mailed Jul. 27, 2015, 25 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed Jul. 17, 2015, 14 pages.
Notice of Allowance for U.S. Appl. No. 14/212,154, mailed Jul. 17, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/212,199, mailed Jul. 20, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/072,120, mailed Jul. 30, 2015, 7 pages.
Notice of Allowance for U.S. Appl. No. 13/689,940, mailed Aug. 3, 2015, 6 pages.
First Office Action and Search Report for Chinese Patent Application No. 201280007941.7, issued May 13, 2015, 13 pages.
Yun, Hu et al., “Study of envelope tracking power amplifier design,” Journal of Circuits and Systems, vol. 15, No. 6, Dec. 2010, pp. 6-10.
Notice of Allowance for U.S. Appl. No. 12/836,307, mailed Mar. 2, 2015, 6 pages.
Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Feb. 25, 2015, 15 pages.
Corrected Notice of Allowance for U.S. Appl. No. 13/297,470, mailed Apr. 6, 2015, 11 pages.
Non-Final Office Action for U.S. Appl. No. 14/122,852, mailed Feb. 27, 2015, 5 pages.
Final Office Action for U.S. Appl. No. 13/714,600, mailed Mar. 10, 2015, 14 pages.
Non-Final Office Action for U.S. Appl. No. 14/056,292, mailed Mar. 6, 2015, 8 pages.
Final Office Action for U.S. Appl. No. 13/747,749, mailed Mar. 20, 2015, 35 pages.
Non-Final Office Action for U.S. Appl. No. 14/072,120, mailed Apr. 14, 2015, 8 pages.
European Search Report for European Patent Application No. 14190851.7, issued Mar. 5, 2015, 6 pages.
Second Office Action for Chinese Patent Application No. 201180030273.5, issued Aug. 14, 2015, 8 pages.
International Preliminary Report on Patentability for PCT/US2014/012927, mailed Aug. 6, 2015, 9 pages.
International Preliminary Report on Patentability for PCT/US2014/028089, mailed Sep. 24, 2015, 8 pages.
International Preliminary Report on Patentability for PCT/US2014/028178, mailed Sep. 24, 2015, 11 pages.
First Office Action for Chinese Patent Application No. 201180067293.X, mailed Aug. 6, 2015, 13 pages.
Notice of Allowance for U.S. Appl. No. 14/072,140, mailed Aug. 20, 2015, 6 pages.
Non-Final Office Action for U.S. Appl. No. 14/072,225, mailed Aug. 18, 2015, 4 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed Sep. 1, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/747,749, mailed Oct. 2, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 13/552,768, mailed Sep. 22, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/727,911, mailed Sep. 14, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/027,416, mailed Aug. 11, 2015, 9 pages.
Notice of Allowance for U.S. Appl. No. 13/689,940, mailed Sep. 16, 2015, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/101,770, mailed Sep. 21, 2015, 5 pages.
Non-Final Office Action for U.S. Appl. No. 14/702,192, mailed Oct. 7, 2015, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/254,215, mailed Oct. 15, 2015, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/661,164, mailed Oct. 21, 2015, 7 pages.
Author Unknown, “Automatically,” Definition, Dictionary.com Unabridged, 2015, pp. 1-6, http://dictionary.reference.com/browse/automatically.
Final Office Action for U.S. Appl. No. 13/689,883, mailed Dec. 23, 2015, 12 pages.
Final Office Action for U.S. Appl. No. 13/714,600, mailed Dec. 24, 2015, 15 pages.
Notice of Allowance for U.S. Appl. No. 13/747,725, mailed Oct. 28, 2015, 9 pages.
Non-Final Office Action for U.S. Appl. No. 14/458,341, mailed Nov. 12, 2015, 5 pages.
Notice of Allowance for U.S. Appl. No. 13/727,911, mailed Nov. 10, 2015, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/163,229, mailed Nov. 5, 2015, 8 pages.
Final Office Action for U.S. Appl. No. 14/163,256, mailed Nov. 2, 2015, 10 pages.
Corrected Notice of Allowability for U.S. Appl. No. 13/689,940, mailed Nov. 17, 2015, 4 pages.
Final Office Action for U.S. Appl. No. 14/082,629, mailed Nov. 4, 2015, 17 pages.
First Office Action and Search Report for Chinese Patent Application No. 201210596632.X, mailed Jun. 25, 2015, 16 pages.
Notice of Allowance for U.S. Appl. No. 14/072,225, mailed Feb. 3, 2016, 7 pages.
First Office Action for Chinese Patent Application No. 201280042523.1, issued Dec. 4, 2015, 12 pages.
Final Office Action for U.S. Appl. No. 13/661,227, mailed Feb. 9, 2016, 28 pages.
Advisory Action for U.S. Appl. No. 14/082,629, mailed Jan. 22, 2016, 3 pages.
Non-Final Office Action for U.S. Appl. No. 13/876,518, mailed Jan. 20, 2016, 16 pages.
Notice of Allowance for U.S. Appl. No. 14/163,256, mailed Feb. 10, 2016, 8 pages.
Advisory Action for U.S. Appl. No. 13/689,883, mailed Mar. 4, 2016, 3 pages.
Advisory Action for U.S. Appl. No. 13/714,600, mailed Mar. 14, 2016, 3 pages.
Notice of Allowance for U.S. Appl. No. 14/101,770, mailed Apr. 11, 2016, 6 pages.
Notice of Allowance for U.S. Appl. No. 14/151,167, mailed Mar. 4, 2016, 7 pages.
Non-Final Office Action for U.S. Appl. No. 14/082,629, mailed Mar. 16, 2016, 23 pages.
Notice of Allowance for U.S. Appl. No. 14/702,192, mailed Feb. 22, 2016, 8 pages.
Notice of Allowance for U.S. Appl. No. 14/254,215, mailed Feb. 18, 2016, 7 pages.
Notice of Allowance for U.S. Appl. No. 14/458,341, mailed Feb. 18, 2016, 6 pages.
First Office Action for Chinese Patent Application No. 201280052739.6, mailed Mar. 3, 2016, 31 pages.
Communication under Rule 164(2)(a) EPC for European Patent Application No. 12725911.7 mailed Feb. 17, 2016, 8 pages.
Non-Final Office Action for U.S. Appl. No. 13/689,883, mailed Apr. 20, 2016, 13 pages.
Notice of Allowance and Examiner Initiated Interview Summary for U.S. Appl. No. 13/661,227, mailed May 13, 2016, 10 pages.
Non-Final Office Action for U.S. Appl. No. 13/714,600, mailed May 4, 2016, 14 pages.
Final Office Action for U.S. Appl. No. 13/876,518, mailed Jun. 2, 2016, 14 pages.
Examination Report for European Patent Application No. 14190851.7, mailed May 2, 2016, 5 pages.
Wang, Feipeng et al., An Improved Power-Added Efficiency 19-dBm Hybrid Envelope Elimination and Restoration Power Amplifier for 802.11g WLAN Applications, IEEE Transactions on Microwave Theory and Techniques, vol. 54, No. 12, Dec. 2006, pp. 4086-4099.
Combined Search and Examination Report for European Patent Application No. 12725911.7, mailed Jun. 15, 2016, 14 pages.
Related Publications (1)
Number Date Country
20130141072 A1 Jun 2013 US
Provisional Applications (1)
Number Date Country
61566226 Dec 2011 US