Claims
- 1. A phased array antenna comprising:
a substrate and a plurality of phased array antenna elements carried thereby; and an element control device for at least one of said phased array antenna elements and comprising
an IC die comprising output circuitry, readback circuitry, and control circuitry connected to said output and readback circuitry, an IC package surrounding said IC die, a plurality of output terminals connected to said output circuitry and extending outwardly from said IC package, a plurality of readback input terminals connected to said readback circuitry and extending outwardly from said IC package, and respective external readback connections extending between said plurality of output terminals and said plurality of readback input terminals, said control circuitry causing said output circuitry to output signals on said plurality of output terminals so that said readback circuitry reads back the output signals via said external readback connections and said plurality of readback input terminals for fault detection.
- 2. The phased array antenna of claim 1 wherein said control circuitry generates fault detection signals based upon comparing output signals to readback signals.
- 3. The phased array antenna of claim 2 further comprising an array controller connected to said element control devices for receiving fault detection signals therefrom.
- 4. The phased array antenna of claim 3 wherein said array controller shuts off a respective element control device based upon a fault detection signal received therefrom.
- 5. The phased array antenna of claim 1 further comprising an array controller connected to said element control devices for sending output signals thereto.
- 6. The phased array antenna of claim 5 wherein said array controller periodically sends the output signals to said element control device.
- 7. The phased array antenna of claim 1 further comprising an array controller connected to said element control device for comparing respective output signals to readback signals for fault detection.
- 8. The phased array antenna of claim 7 wherein said array controller shuts off said element control device based upon fault detection.
- 9. The phased array antenna of claim 1 wherein said output circuitry comprises at least one register.
- 10. The phased array antenna of claim 1 wherein said readback circuitry comprises at least one register.
- 11. The phased array antenna of claim 1 wherein said IC die comprises a plurality of output bond pads and a plurality of readback input bond pads; and further comprising respective bond wires extending between said output bond pads and said output terminals and between said readback input bond pads and said readback input terminals.
- 12. The phased array antenna of claim 1 wherein said IC die comprises an ASIC.
- 13. The phased array antenna of claim 1 wherein the output signals comprise digital output signals.
- 14. The phased array antenna of claim 1 wherein each of said output terminals comprises an electrically conducting lead; and wherein each of said readback input terminals comprises an electrically conducting lead.
- 15. The phased array antenna of claim 1 wherein said element control device further comprises a phase shifter connected to said plurality of output terminals.
- 16. A phased array antenna comprising:
a substrate and a plurality of phased array antenna elements carried thereby; and a respective element control device for each phased array antenna element and comprising an IC die comprising at least one output register, at least one readback register, and control circuitry connected to said at least one output register and said at least one readback register, an IC package surrounding said IC die, a plurality of output terminals connected to said at least one output register and extending outwardly from said IC package, a plurality of readback input terminals connected to said at least one readback register and extending outwardly from said IC package, and respective external readback connections extending between said plurality of output terminals and said plurality of readback input terminals, said control circuitry causing said at least one output register to output digital output signals on said plurality of output terminals so that said at least one readback register reads back the digital output signals via said external readback connections and said plurality of readback input terminals for fault detection.
- 17. The phased array antenna of claim 16 wherein said control circuitry generates fault detection signals based upon comparing digital output signals to readback signals.
- 18. The phased array antenna of claim 17 further comprising an array controller connected to said element control devices for receiving fault detection signals therefrom.
- 19. The phased array antenna of claim 18 wherein said array controller shuts off a respective element control device based upon a fault detection signal received therefrom.
- 20. The phased array antenna of claim 16 further comprising an array controller connected to said element control devices for sending digital output signals thereto.
- 21. The phased array antenna of claim 20 wherein said array controller periodically sends the digital output signals to said element control devices.
- 22. The phased array antenna of claim 16 further comprising an array controller connected to said element control devices for comparing respective digital output signals to readback signals for fault detection.
- 23. The phased array antenna of claim 22 wherein said array controller shuts off a respective element control device based upon fault detection.
- 24. The phased array antenna of claim 16 wherein said IC die comprises a plurality of output bond pads and a plurality of readback input bond pads; and further comprising respective bond wires extending between said output bond pads and said output terminals and between said readback input bond pads and said readback input terminals.
- 25. The phased array antenna of claim 16 wherein said IC die comprises an ASIC.
- 26. The phased array antenna of claim 16 wherein each of said output terminals comprises an electrically conducting lead; and wherein each of said readback input terminals comprises an electrically conducting lead.
- 27. The phased array antenna of claim 16 wherein each element control device further comprises a phase shifter connected to said plurality of output terminals.
- 28. An element control device for an antenna element of a phased array antenna, the element control device comprising:
an integrated circuit (IC) die comprising output circuitry, readback circuitry, and control circuitry connected to said output and readback circuitry; an IC package surrounding said IC die; a plurality of output terminals connected to said output circuitry and extending outwardly from said IC package; and a plurality of readback input terminals connected to said readback circuitry and extending outwardly from said IC package, said plurality of output terminals to be also connected to respective readback terminals via external readback connections; said control circuitry causing said output circuitry to output signals on said plurality of output terminals so that said readback circuitry reads back the output signals via the external readback connections and the plurality of readback input terminals for fault detection.
- 29. The element control device of claim 28 wherein said control circuitry generates fault detection signals based upon comparing output signals to readback signals.
- 30. The element control device of claim 28 wherein said output circuitry comprises at least one register.
- 31. The element control device of claim 28 wherein said readback circuitry comprises at least one register.
- 32. The element control device of claim 28 wherein said IC die comprises a plurality of output bond pads and a plurality of readback input bond pads; and further comprising respective bond wires extending between said output bond pads and said output terminals and between said readback input bond pads and said readback input terminals.
- 33. The element control device of claim 28 wherein said IC die comprises an ASIC.
- 34. The element control device of claim 28 wherein the output signals comprise digital output signals.
- 35. The element control device of claim 28 wherein each of said output terminals comprises an electrically conducting lead; and wherein each of said readback input terminals comprises an electrically conducting lead.
- 36. The element control device of claim 28 wherein said element control device further comprises a phase shifter connected to said plurality of output terminals.
- 37. A method for testing an element control device for an antenna element of a phased array antenna, the element control device comprising an integrated circuit (IC) die comprising output circuitry and readback circuitry, an IC package surrounding the IC die, a plurality of output terminals connected to the output circuitry and extending outwardly from the IC package, and a plurality of readback input terminals connected to the readback circuitry and extending outwardly from the IC package, the method comprising:
connecting the plurality of output terminals to respective readback terminals using external readback connections; causing the output circuitry to output signals on the plurality of output terminals; reading back the output signals via the external readback connections and the plurality of readback input terminals using the readback circuitry; and performing fault detection by comparing output signals to readback signals.
- 38. The method of claim 37 further comprising generating fault detection signals based upon fault detection.
- 39. The method of claim 37 wherein causing the output circuitry to output signals comprises causing the output circuitry to periodically output signals on the plurality of output terminals.
- 40. The method of claim 37 further comprising shutting off the element control device based upon fault detection.
- 41. The method of claim 37 wherein the output circuitry comprises at least one register.
- 42. The method of claim 37 wherein the readback circuitry comprises at least one register.
- 43. The method of claim 37 wherein the IC die comprises a plurality of output bond pads and a plurality of readback input bond pads; and further comprising respective bond wires extending between the output bond pads and the output terminals and between the readback input bond pads and the readback input terminals.
- 44. The method of claim 37 wherein the IC die comprises an ASIC.
- 45. The method of claim 37 wherein the output signals comprise digital output signals.
- 46. The method of claim 37 wherein each of the output terminals comprises an electrically conducting lead; and wherein each of the readback input terminals comprises an electrically conducting lead.
RELATED APPLICATION
[0001] This application is based upon prior filed copending provisional application Serial No. 60/255,007 filed Dec. 12, 2000, the entire subject matter of which is incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60255007 |
Dec 2000 |
US |