Claims
- 1. A phaselock receiver including a phaselock detector, comprising
- a phase lock loop including a voltage-controlled oscillator, and a main phase detector receptive to an output of said oscillator and a received signal,
- a 90.degree. phase shifter receptive to an output of said oscillator,
- a quadrature phase detector receptive to a quadraturephase-shifted oscillation from said phase shifter and said received signal, and
- means to subtract the direct-current component of the output of said main phase detector from the direct-current component of the output of said quadrature phase detector to provide a phaselock-indicating signal which is substantially zero when the oscillator is out-of-lock with the received signal.
- 2. A phaselock receiver according to claim 1 wherein said means to subtract direct-current components includes a differential amplifier, and low-pass filters coupling outputs of the respective phase detectors to inputs of the amplifier.
- 3. A phaselock receiver according to claim 2, and in addition, means to generate a scanning voltage and apply it to said voltage-controlled oscillator to sweep the frequency of the oscillator back and forth, and means responsive to the phaselock-indicating signal from said differential amplifier to stop the scanning voltage from changing.
- 4. A phaselock receiver according to claim 3 wherein scanning voltage has a triangular waveform.
- 5. A phaselock receiver according to claim 3 wherein said means to generate a scanning voltage includes an oscillator, an up-down counter receptive to the output of said oscillator, means to reverse the up-down counter when it reads a minimum count and when it reads a maximum count, and a digital-to-analog converter receptive to the output of the up-down counter.
Government Interests
The Government has rights to this invention pursuant to Contract No. DAAB07-76-C-0050 awarded by the Department of the Army.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1374638 |
Nov 1974 |
GBX |