This application is based on and claims priority under 35 U.S.C 119 to Chinese Patent Application No. 202011361232.1, filed on Nov. 27, 2020, in the China National Intellectual Property Administration. The entire disclosure of the above application is incorporated herein by reference.
The present disclosure relates to the field of photoelectric technology, in particular to a photoelectric conversion circuit, a driving method, a photoelectric detection substrate, and a photoelectric detection device.
With the development of technology, image sensors have been widely used. A photodiode L is generally provided in the image sensor to collect a light signal by the photodiode L and perform photoelectric conversion to convert the light signal into an electric signal. In general, a driving transistor M0 used in conjunction with the photodiode L may be provided to convert an electrical signal converted by the photodiode L into a current signal and then the driving transistor M0 outputs the current signal to a driving IC (Integrated Circuit). Later, the driving IC performs processing according to the received current signal.
Embodiments of the present disclosure provide a photoelectric conversion circuit, including:
In some embodiments, the conduction control circuit includes: a first transistor;
In some embodiments, the threshold compensation circuit includes: a second transistor;
In some embodiments, the first reset circuit includes: a third transistor;
In some embodiments, the read control circuit includes: fourth and fifth transistors;
In some embodiments, the photoelectric conversion circuit further includes: a storage capacitor;
In some embodiments, the photoelectric conversion circuit further includes: a sixth transistor; wherein a gate of the sixth transistor is electrically connected to the reset control signal terminal, a first electrode of the sixth transistor is electrically connected to a reference signal terminal, and a second electrode of the sixth transistor is electrically connected to the photoelectric conversion device.
Embodiments of the present disclosure provide a photoelectric detection substrate, including: a base substrate, a plurality of detection units; wherein the plurality of detection units are arranged on the base substrate in an array; and
In some embodiments, the photoelectric detection substrate further includes a plurality of scan signal lines, a plurality of reset control signal lines, and a plurality of read control signal lines positioned on the base substrate and spaced apart from one another; wherein one row of the detection units correspond to one scan signal line, one reset control signal line, and one read control signal line;
In some embodiments, the photoelectric detection substrate further includes a plurality of read output lines arranged on the base substrate and spaced apart from one another; wherein one column of the detection units corresponds to one read output line;
Embodiments of the present disclosure provide a photoelectric detection device that includes the photoelectric detection substrate described above.
In some embodiments, a detection circuit is further included;
According to an embodiment of the present disclosure, a method for driving a photoelectric conversion circuit is provided, including:
In order to make the objectives, solutions and advantages of embodiments of the present disclosure more clear, solutions of embodiments of the present disclosure will now be clearly and completely described in conjunction with the accompanying drawings of embodiments of the present disclosure. Clearly, the described embodiments are some, but not all, embodiments of the disclosure. The embodiments of the disclosure and features of the embodiments may be combined with each other without conflict. Based on the described embodiments of the present disclosure, all other embodiments obtained by those of ordinary skill in the art without inventive effort shall fall within the scope of protection of the present disclosure.
Unless otherwise defined, technical or scientific terms used in the present disclosure should have a general meaning understood by those of ordinary skill in the art to which the present invention pertains. The terms “first,” “second,” and the like used in the present disclosure do not denote any order, quantity, or importance, but are only used to distinguish different components. Similar words such as “including” or “comprising” mean that the elements or objects appearing before the word cover the enumerated elements or objects appearing after the word and their equivalents, without excluding other elements or objects. Words like “connected” or “connecting” are not limited to physical or mechanical connections, but may include electrical connections, whether direct or indirect.
It should be noted that the sizes and shapes of the figures in the drawings do not reflect a true scale, but are merely illustrative of the disclosure. The same or similar reference numerals throughout refer to the same or similar elements or elements having the same or similar function.
Embodiments of the present disclosure provide a photoelectric conversion circuit, as shown in
An embodiment of the present disclosure provides a photoelectric conversion circuit that can initialize the gate of the driving transistor M0 by supplying the signal of the initialization signal terminal VINIT to the gate of the driving transistor M0 in response to the signal of the reset control signal terminal RST through the first reset circuit 10. The threshold voltage of the driving transistor M0 may be compensated by conducting the photoelectric conversion device 50 with the driving transistor M0 in response to the signal at the scan signal terminal GA by the conduction control circuit 20, and conducting the gate of the driving transistor M0 and the second electrode of the driving transistor M0 by the threshold compensation circuit 30 in response to the signal at the scan signal terminal GA. Thereafter, the signal of the read control signal terminal VR may be responded to by the read control circuit 40, the first power supply terminal VDD is conducted with the first electrode of the driving transistor M0, and the second electrode of the driving transistor M0 is conducted with the read output terminal VOT, so that the threshold voltage compensated signal generated by the driving transistor M0 can be output to the read output terminal VOT, which in turn can ameliorate the problem of variability in the output current signal due to the difference in uniformity of the threshold voltage Vth of the driving transistor.
In some embodiments of the present disclosure, the photoelectric conversion device 50 may be a photodiode L. A positive electrode of the photodiode L is electrically connected to the conduction control circuit 20, and the negative electrode of the photodiode L is electrically connected to a bias voltage terminal VB. Alternatively, a negative electrode of the photodiode L may be electrically connected to the conduction control circuit 20 and the positive electrode of the photodiode L may be electrically connected to the bias voltage terminal VB. In this way, a bias voltage can be provided for the photodiode L via the bias voltage terminal VB. Exemplarily, the photoelectric conversion device 50 may be a PIN photodiode L.
It should be noted that the voltage of the bias voltage terminal VB can be changed such that the positive electrode of the photodiode L can be connected to the bias voltage terminal VB, or the positive electrode of the photodiode L is connected to the bias voltage terminal VB. Of course, the specific voltage value of the bias voltage terminal VB can be determined by design according to the requirements of the actual application and is not limited herein.
In some embodiments of the present disclosure, as shown in
Of course, in specific implementation, the driving transistor M0 may also be an N-type transistor in embodiments of the present disclosure; wherein a first electrode of the driving transistor M0 is a drain electrode and a second electrode of the driving transistor M0 is its source electrode, and current flows from the drain electrode of the driving transistor M0 to its source electrode when the driving transistor M0 is in saturation.
In some embodiments of the present disclosure, as shown in
In some embodiments of the present disclosure, as shown in
In some embodiments of the present disclosure, as shown in
In some embodiments of the present disclosure, as shown in
In some embodiments of the present disclosure, as shown in
Alternatively, in order to reduce the fabrication process, in specific implementation, the first transistor to the fifth transistor M5 may each be a P-type transistor in an embodiment of the present disclosure, as shown in
Further, in some embodiments of the present disclosure, the P-type transistor is cut off by a high level signal and conducted by a low level signal. An N-type transistor is conducted by a high-level signal and cut off by a low-level signal.
It should be noted that the transistors mentioned in the above embodiments of the present disclosure may be Thin Film Transistors (TFTs) or Metal Oxide Semiconductors (MOSs), which is not limited here.
In specific implementation, depending on the type of transistor and the signal of its gate, a first electrode of the transistor may be used as its source electrode and a second electrode as its drain electrode; alternatively, and vice versa, the transistor has its first electrode as its drain electrode and its second electrode as its source electrode, which can be determined by design according to the actual application context, and is not particularly distinguished here.
The above is merely exemplary of the specific structure of each of the photoelectric conversion circuits provided by embodiments of the present disclosure. In particular, the specific structure of the above-described circuit is not limited to the above-described structure provided by the embodiment of the present disclosure, but may be any other structure known to those skilled in the art, which is within the scope of protection of the present disclosure and are specifically not limited herein.
Embodiments of the present disclosure also provide a method for driving the photoelectric conversion circuit described above, as shown in
The operation of the above-described photoelectric conversion circuit according to an embodiment of the present disclosure will be described below by using the photoelectric conversion circuit shown in
In the reset stage T1, the third transistor M3 is conducted under the control of a low level of the signal rst to supply the signal of the initialization signal terminal VINIT to the gate of the driving transistor M0 to bring the voltage of the gate of the driving transistor M0 to Vinit to initialize the gate of the driving transistor M0. Furthermore, the first transistor M1 and the second transistor M2 are both cut off under control of the high level of the signal ga. The fourth transistor M4 and the fifth transistor M5 are both cut off under the control of the high level of the signal vr.
In the light-detection stage T2, both the first transistor M1 and the second transistor M2 are cut off under control of the high level of the signal ga. The fourth transistor M4 and the fifth transistor M5 are both cut off at the control of the high level of the signal vr. The third transistor M3 is cut off under the control of the high level of the signal rst. The photodiode L receives an optical signal of incident light to photoelectrically convert the received incident light to generate an operating voltage to enable the photodiode L to perform a collection process of charge.
In the threshold compensation stage T3, the first transistor M1 is conducted under the control of the low level of the signal ga to conduct the positive electrode of the photodiode L with the first electrode of the driving transistor M0 so as to supply the operating voltage VL generated by the photodiode L to the first electrode of the driving transistor M0 so that the voltage of the first electrode of the driving transistor M0 is VL. In addition, the second transistor M2 is conducted under control of the low level of the signal ga, so that the driving transistor M0 forms a diode connection manner, so that the voltage VL of the first electrode of the driving transistor M0 charges the gate of the driving transistor M0, the voltage of the gate of the driving transistor M0 is VL+Vth, and is stored by the storage capacitor CST. The fourth transistor M4 and the fifth transistor M5 are cut off under the control of the high level of the signal vr. The third transistor M3 is cut off under the control of the high level of the signal rst.
In the read output stage T4, the fourth transistor M4 is conducted under the control of the low level of the signal vr, the conducted fourth transistor M4 may supply the voltage Vdd of the first power supply terminal VDD to the first electrode of the driving transistor M0, so that the voltage of the first electrode of the driving transistor M0 is Vdd. This may put the driving transistor M0 in saturation, thereby causing the driving transistor M0 to produce a detection current Ids: Ids=K(VL−Vdd)2. The fifth transistor M5 is conducted under the control of the low level of the signal vr, the conducted fifth transistor M5 may conduct the second electrode of the driving transistor M0 with the read output terminal VOT to output the detection current Ids by conduction of the read output terminal VOT. K is a structural constant related to the process and design. The first transistor M1 and the second transistor M2 are cut off under the control of a high level of the signal ga, and the third transistor M3 is cut off under the control of a high level of the signal rst.
By the above formula Ids=K(VL−Vdd)2, the detection current Ids generated by the driving transistor M0 is only related to the voltage Vdd and the voltage VL, and is independent of the threshold voltage Vth of the driving transistor M0, and the influence on the detection current due to the shift in the threshold voltage Vth of the driving transistor M0 can be solved, so that the detection current remains stable and thus the accuracy of the result is guaranteed.
Embodiments of the present disclosure provide yet further photoelectric conversion circuits having a structural schematic diagram as shown in
In some embodiments of the present disclosure, as shown in
A signal timing diagram corresponding to the photoelectric conversion circuit shown in
In the reset stage T1, the sixth transistor M6 is conducted under the control of the low level of the signal rst to supply the signal at the reference signal terminal to the positive electrode of the photodiode L to reset the positive electrode of the photodiode L.
In the light detection stage T2, the threshold compensation stage T3, and the read output stage T4, the sixth transistor M6 is cut off under control of the high level of the signal rst.
Embodiments of the present disclosure also provide a photoelectric detection substrate, as shown in
It should be noted that
In some embodiments, the photoelectric detection substrate further includes a plurality of scan signal lines GAL, a plurality of reset control signal lines RSTL, and a plurality of read control signal lines VRL located on the base substrate and spaced apart from one another, as shown in
Exemplarily, at least two of the scan signal line GAL, the reset control signal line RSTL, and the read control signal line VRL may be arranged in the same layer. In this way, a pattern of the scan signal line GAL, the reset control signal line RSTL, and the read control signal line VRL can be formed by using a one-time patterning process.
In some embodiments of the disclosure, as shown in
In some embodiments of the present disclosure, as shown in
Exemplarily, at least two of the read output line VOL, the first power supply signal line VDL, and the bias voltage signal line VBL can be arranged in a same layer. In this way a pattern can be formed by using a one-time patterning process.
Embodiments of the present disclosure also provide a photoelectric detection device including the above-described photoelectric detection substrate provided by embodiments of the present disclosure. The principle of solving the problem of the photoelectric detection device is similar to that of the aforementioned photoelectric detection substrate, and thus the implementation of the photoelectric detection device can refer to the implementation of the aforementioned photoelectric detection substrate, and the repetition is not repeated here.
In some embodiments of the disclosure, as shown in
Exemplarily, the read circuit 210 may include an operational amplifier U0; wherein a first input terminal of the operational amplifier U0 is electrically connected to the corresponding read output line VOL, a second input terminal of the operational amplifier U0 is electrically connected to the reference voltage terminal V0, and an output terminal of the operational amplifier U0 is electrically connected to the data transmission terminal VSO. The data transmission end VSO is electrically connected to a data processing unit. The data processing unit may perform analysis processing according to the signal output by the operational amplifier U0 to achieve output of a detection image.
In some embodiments of the disclosure, the photoelectric detection device may be an image sensor. Exemplarily, the photoelectric detection device may be used for fingerprint detection. For example, the photoelectric detection device can be a mobile phone, a tablet, a television, a display, a laptop, a digital photo frame, a navigator, or any product or component having a display function and a fingerprint detection function. Other essential components to the device will be understood by those of ordinary skill in the art and will not be described herein and should not be taken as a limitation on the present disclosure.
The photoelectric conversion circuit, the driving method, the photoelectric detection substrate, and the photoelectric detection device provided by embodiments may supply a signal of an initialization signal terminal VINIT to the gate of the driving transistor M0 in response to a signal of the reset control signal terminal RST by the first reset circuit 10 to initialize the gate of the driving transistor M0. The threshold voltage of the driving transistor M0 may be compensated by conducting the photoelectric conversion device 50 with the driving transistor M0 in response to the signal at the scan signal terminal GA by the conduction control circuit 20, and conducting the gate of the driving transistor M0 and the second electrode of the driving transistor M0 by the threshold compensation circuit 30 in response to the signal at the scan signal terminal GA. Thereafter, the signal of the read control signal terminal VR may be responded to by the read control circuit 40, the first power supply terminal VDD is conducted with the first electrode of the driving transistor M0, and the second electrode of the driving transistor M0 is conducted with the read output terminal VOT, so that the threshold voltage compensated signal generated by the driving transistor M0 can be output to the read output terminal VOT, which in turn can ameliorate the problem of variability in the output current signal due to the difference in uniformity of the threshold voltage Vth of the driving transistor.
It will be apparent to those skilled in the art that various modifications and variations can be made to the present disclosure without departing from the spirit and scope of the disclosure. Thus the disclosure is also intended to encompass such modifications and variations provided that they fall within the scope of the claims of the invention and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
202011361232.1 | Nov 2020 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
5539461 | Andoh | Jul 1996 | A |
20040036789 | Shinohara | Feb 2004 | A1 |
20050248674 | Mabuchi | Nov 2005 | A1 |
20050258341 | Nishikawa | Nov 2005 | A1 |
20060226339 | Roh | Oct 2006 | A1 |
20070023788 | Yasui | Feb 2007 | A1 |
20070126904 | Kimura | Jun 2007 | A1 |
20080074524 | Panicacci | Mar 2008 | A1 |
20080105905 | Kang | May 2008 | A1 |
20080315068 | Kanda | Dec 2008 | A1 |
20090225206 | Oike | Sep 2009 | A1 |
20090289174 | Koyama | Nov 2009 | A1 |
20100238310 | Shizukuishi | Sep 2010 | A1 |
20100238338 | Shizukuishi | Sep 2010 | A1 |
20100308208 | Sano | Dec 2010 | A1 |
20100328478 | Tanaka | Dec 2010 | A1 |
20110001711 | Choi | Jan 2011 | A1 |
20110042551 | Ha | Feb 2011 | A1 |
20110084322 | Kang | Apr 2011 | A1 |
20110215861 | Kurokawa | Sep 2011 | A1 |
20110226935 | Kawahito | Sep 2011 | A1 |
20120092536 | Hirota | Apr 2012 | A1 |
20140027768 | Kurokawa | Jan 2014 | A1 |
20140043510 | Kasuga | Feb 2014 | A1 |
20140339432 | Sekine | Nov 2014 | A1 |
20150281607 | Jakobson | Oct 2015 | A1 |
20160027827 | Sekine | Jan 2016 | A1 |
20160037106 | Ohmaru | Feb 2016 | A1 |
20160266702 | Yang | Sep 2016 | A1 |
20160366360 | Okamoto | Dec 2016 | A1 |
20170162121 | Yang | Jun 2017 | A1 |
20170168648 | Takahashi | Jun 2017 | A1 |
20170208272 | Guidash | Jul 2017 | A1 |
20170214871 | Kanehara | Jul 2017 | A1 |
20170221420 | Zhu | Aug 2017 | A1 |
20180020176 | Kim | Jan 2018 | A1 |
20180202861 | Ma | Jul 2018 | A1 |
20180234655 | Yang | Aug 2018 | A1 |
20180249102 | Miyake | Aug 2018 | A1 |
20180270430 | Yang | Sep 2018 | A1 |
20180359435 | Yang | Dec 2018 | A1 |
20190073950 | Yang | Mar 2019 | A1 |
20190147797 | Yuan | May 2019 | A1 |
20190253659 | Kobayashi | Aug 2019 | A1 |
20190279566 | Wang | Sep 2019 | A1 |
20190281242 | Cheng | Sep 2019 | A1 |
20190313048 | Cheng | Oct 2019 | A1 |
20200043417 | Yang | Feb 2020 | A1 |
20200242321 | Cao | Jul 2020 | A1 |
20210056901 | Ueno | Feb 2021 | A1 |
20210201727 | Ma | Jul 2021 | A1 |
20220052101 | Yao | Feb 2022 | A1 |
20220391034 | Huang | Dec 2022 | A1 |
Number | Date | Country |
---|---|---|
105913792 | Aug 2016 | CN |
109559686 | Apr 2019 | CN |
109870470 | Jun 2019 | CN |
110824328 | Feb 2020 | CN |
2019186764 | Oct 2019 | WO |
Entry |
---|
CN202011361232.1 first office action. |
Number | Date | Country | |
---|---|---|---|
20220173142 A1 | Jun 2022 | US |