1. Field of the Invention
The present invention relates to photoelectric conversion devices, image reading apparatuses, image forming apparatuses and methods of photoelectric conversion.
2. Description of the Related Art
A pixel signal output from a photoelectric conversion unit of an image sensor is converted into a digital signal by an A/D converter and is output to a downstream stage. There is a need to prevent an image signal (an electrical signal) from being saturated on the bottom side (a black side) of the A/D converter even when noise is generated in a pixel and a processing circuit.
For example, in Japanese Unexamined Patent Application Publication No. 2005-101985, disclosed is a solid-state imaging apparatus that includes, in a clamp system, a black-level detection circuit that detects a minimum black level of a serial signal and a clamp-level setting circuit that sets a clamp level based on the minimum black level. The set clamp level is, after analog conversion, fed back to a clamp circuit in a column processing circuit or an analog front-end circuit, and the black level of a signal that passes through is changed there.
However, there has been a problem in that, when an offset is given to a plurality of A/D converters from one end side of arrayed pixels, the wiring for giving an offset voltage tends to be long and the distribution of the offset voltage arises due to the influence of the impedance of the wiring. Because a line sensor generally is of a pixel size larger than that of an area sensor and is formed in a rectangular shape longer in one direction, there has been a problem in that the tendency of the distribution of the offset voltage to arise is further increased.
According to one aspect of the present invention, a photoelectric conversion device includes a plurality of light receiving elements, a plurality of A/D conversion units, and an offset giving unit. The light receiving elements are arrayed in one direction and each convert a light signal into an electrical signal. The A/D conversion units perform A/D conversion on the electrical signals output from the light receiving elements. The offset giving unit gives an offset voltage of a certain level to the electrical signals output from the light receiving elements without flowing a steady current before the electrical signals are input into the A/D conversion units.
The accompanying drawings are intended to depict exemplary embodiments of the present invention and should not be interpreted to limit the scope thereof. Identical or similar reference numerals designate identical or similar components throughout the various drawings.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present invention.
As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise.
In describing preferred embodiments illustrated in the drawings, specific terminology may be employed for the sake of clarity. However, the disclosure of this patent specification is not intended to be limited to the specific terminology so selected, and it is to be understood that each specific element includes all technical equivalents that have the same function, operate in a similar manner, and achieve a similar result.
An object of an embodiment is to provide a photoelectric conversion devices that is capable of accurately performing A/D conversion by a plurality of A/D conversion units on an electric signal output from each of a plurality of light receiving elements that perform photoelectric conversion.
With reference to the accompanying drawings, the following describes a photoelectric conversion device according to an exemplary embodiment.
The photoelectric conversion unit 12 includes a plurality of light receiving elements (photodiodes) 120 that are arrayed in one direction and each convert a light signal into an electrical signal. Each of the light receiving elements 120 may include a circuit element such as a transistor that transfers electrical charges, and have all the functions as a pixel that performs photoelectric conversion and outputs a signal. In the following description, the light receiving element 120 may be described as a pixel. The photoelectric conversion unit 12 may be configured, by including a plurality of light receiving elements (photodiodes) that are arrayed in the one direction for each color of R, G, and B, and causing columns each of which contains three (or six) light receiving elements of R, G, and B to output a photoelectric converted signal, for example. The light receiving element 120 performs photoelectric conversion on reflected light from a document and output the result as an analog image signal. In the following description, substantially the same configurations are given the same reference signs.
The signal processing unit 14 includes an offset giving unit 15 and a plurality of A/D converters (A/D conversion units) 140, for example. The offset giving unit 15 includes a plurality of programmable gain amplifiers (PGAs) 150 that amplify (including when the gain is one) the respective analog signals output from the photoelectric conversion unit 12 and output the amplified signals to the respective A/D converters 140. The offset giving unit 15 gives an offset voltage of a certain level, without flowing a steady current, to the electrical signals output from the light receiving elements 120, before being input into the respective A/D converters 140, which will be described later. The A/D converters 140 are arrayed in the one direction along the light receiving elements 120, convert the analog signals output from the respective PGAs 150 into digital signals, and output the digital signals through a plurality of systems in which a single processing system is defined for each pixel (or each column), for example.
The parallel-to-serial converter 17 serializes a plurality of parallel-processed digital signals output from the signal processing unit 14, and outputs the serialized signal to the digital amplifier 18 of a downstream stage. The timing controller 16 generates timing control signals necessary to drive various units constituting the photoelectric conversion device 10.
The digital amplifier 18 performs digital amplification on the serial signal output from the parallel-to-serial converter 17, and outputs the amplified serial signal to the LVDS 19. The LVDS 19 receives the serial signal that is input from the digital amplifier 18 and outputs the received signal to an external device of a downstream stage as low voltage differential signaling (LVDS).
Next, the detail of the offset giving unit 15 will be described. First, the problem of a typical CMOS sensor in column A/D configuration will be described with reference to
Typically, however, when the offset voltage is applied from the left-hand side of the pixel array direction to the right-hand side as illustrated in
The offset generator 152 generates the offset voltage necessary to prevent the saturation of the signal on the black side of the A/D converter 140, which is set such that the signal is not saturated even when noise arises on the signal. Because the non-inverting input (the non-inverting input terminal) of each of the PGAs 150 is configured, for example, as a gate of a MOS transistor and is of high impedance, a steady current does not flow in the wiring 154. Consequently, the offset voltages applied to the non-inverting inputs of the respective PGAs 150 are substantially the same. Thus, the current that steadily flows in the wiring 154 is substantially zero, and therefore, even when the offset voltage is supplied from the offset generator 152 in the array direction (left-to-right direction) of the light receiving elements 120, the voltage does not drop.
Specifically, as illustrated in
Even when the offset voltage generated by the offset generator 152 is applied to the respective PGAs 150 through the wiring 154, after an input capacitor of the non-inverting input terminal of the PGA 150 is charged by electrical charges, the current does not flow steadily in the wiring 154 because the non-inverting input terminal of the PGA 150 is of high impedance. Thus, in each PGA 150, because the current that flows in the non-inverting terminal is substantially zero and the voltage drop due to the wiring length of the wiring 154 does not occur, a certain offset voltage (Vpga) can be added to the signal output from each of the light receiving elements 120 (or each column).
Next, the relation between a reference voltage applied to each of the A/D converters 140 and the offset voltage applied to each of the PGAs 150 will be described.
For example, as illustrated in
The offset generator 152 and the reference voltage generator 142 are disposed on one end side of the array of the light receiving elements 120, and the load 156 is disposed on the other end side of the array of the light receiving elements 120. The load 156 is connected to the wiring 154, and is a pseudo-load that functions such that the current by the offset voltage generated by the offset generator 152 steadily flows in the wiring 154. That is, when the reference voltage varies depending on the length of the wiring 144 from the reference voltage generator 142, the load 156 makes the current steadily flow into the wiring 154 from the offset generator 152 by being connected to the wiring 154 and varies the offset voltage depending on the length of the wiring 154 from the offset generator 152 so as to offset the variation of the reference voltage.
The load 156 forms a distribution of the offset voltage of the wiring 154 so as to offset the distribution of the reference voltage of the wiring 144. That is, when a distribution arises in the reference voltage of the wiring 144, the offset giving unit 15a makes the distribution of the offset voltage arise in the wiring 154. Thus, as illustrated in
The reference voltage generator 142 generates the reference voltage (Vrefp, Vrefn) for the A/D converters 140, and applies the reference voltage to the respective A/D converters 140 through the wiring 144 (the first wiring). The reference voltage generator 142 further applies a certain reference voltage to the offset generators 158 through the wiring 144. The offset generators 158 each input, by using the reference voltage applied from the reference voltage generator 142, a certain offset voltage to the non-inverting input terminals of the respective PGAs 150. Specifically, the offset generators 158 each generate the offset voltage by making a certain amount of shift in voltage with respect to the reference voltage that is applied to the respective A/D converters 140 through the wiring 144.
For example, when generating an offset voltage from Vrefn, the offset generators 158, as illustrated in
Next, described is a situation in which the photoelectric conversion device 10 includes the light receiving elements 120 that are arrayed in the one direction for each color of R, G, and B, a single column contains three light receiving elements 120 of R, G, and B, and the A/D conversion is performed, for each column, on a photoelectric converted signal, for example. When the light receiving elements 120 of R, G, and B are included in a single column, in order to effectively use the dynamic range of the A/D converter 140 for each color, the gain of the corresponding PGA 150 may be switched for each color.
When the setting gain of the PGA 150 is different for each color and the noise width of the black level is different for each color, if the offset level in each color is made identical, the saturation in the color of a small gain can be prevented by applying an offset voltage Vrefn+α, but in the color of a large gain, the black level may be saturated to the bottom side even when the offset voltage Vrefn+α is applied. That is, when the black level is saturated to the bottom side, the gradation on the black side cannot be ensured.
The offset generator 152a generates different offset voltages Ofs(R), Ofs(G), and Ofs(B) for each color of R, G, and B, respectively, and outputs them to the selection unit 159. The selection unit 159 selects, out of Ofs(R), Ofs(G), and Ofs(B), an offset voltage corresponding to the light receiving element 120 that received the light in any of the colors of R, G, and B in a column outputting the image signal. The selection unit 159 may be configured as a switching unit that switches the offset voltages that the offset giving unit 15c gives (or the offset voltages that the offset generator 152a generates) for each color received by the light receiving elements 120.
For example, the timing controller 16 switches, for the PGAs 150, the gain to the gain for R, Gain(R), at the timing that a reset level V_rst(R) of the light receiving elements 120 for R is output. At the same time, the timing controller 16 controls the selection unit 159 so as to switch the offset voltage of the PGA 150 to an offset voltage for R, Ofs(R). Then, after the gain and offset voltage for R are reflected, the timing controller 16 makes, at the timing that an image signal for R, V_sig(R), is being output, the A/D converters 140 perform A/D conversion and generate image data, Data(R). The photoelectric conversion device 10 performs the same operation for G and B also.
Next, an image reading apparatus that includes the photoelectric conversion device 10 of the embodiment and an image forming apparatus will be described.
The image reading apparatus 60 includes the photoelectric conversion device 10, an LED driver (LED_DRV) 600, and an LED 602, for example. The LED driver 600 drives the LED 602, in synchronization with a line synchronization signal that the timing controller 16 outputs, for example. The LED 602 irradiates a document with light. In the photoelectric conversion device 10, in synchronization with the line synchronization signal and others, the light receiving elements 120 receive reflection light from the document, generate electrical charges, and start accumulating the electrical charges. The photoelectric conversion device 10 then outputs image data to the image forming unit 70 after performing parallel-to-serial conversion and others.
The image forming unit 70 includes a processing unit 80 and a printer engine 82. The processing unit 80 and the printer engine 82 are connected through an interface (I/F) 84.
The processing unit 80 includes an LVDS 800, an image processor 802, and the CPU 11. The CPU 11 executes programs stored in a memory and others, and controls various units constituting the image forming apparatus 50 such as the photoelectric conversion device 10.
The photoelectric conversion device 10 outputs, to the LVDS 800, image data of an image that the image reading apparatus 60 reads, a line synchronization signal, a transmission clock, and other signals, for example. The LVDS 800 converts the received image data, the line synchronization signal, the transmission clock, and other signals into 10-bit parallel data. The image processor 802 performs image processing by using the converted 10-bit data, and outputs image data and other signals to the printer engine 82. The printer engine 82 prints by using the received image data.
According to the present invention, it is possible to accurately perform A/D conversion by a plurality of A/D conversion units on an electric signal output from each of a plurality of light receiving elements that perform photoelectric conversion.
The above-described embodiments are illustrative and do not limit the present invention. Thus, numerous additional modifications and variations are possible in light of the above teachings. For example, at least one element of different illustrative and exemplary embodiments herein may be combined with each other or substituted for each other within the scope of this disclosure and appended claims. Further, features of components of the embodiments, such as the number, the position, and the shape are not limited the embodiments and thus may be preferably set. It is therefore to be understood that within the scope of the appended claims, the disclosure of the present invention may be practiced otherwise than as specifically described herein.
The method steps, processes, or operations described herein are not to be construed as necessarily requiring their performance in the particular order discussed or illustrated, unless specifically identified as an order of performance or clearly identified through the context. It is also to be understood that additional or alternative steps may be employed.
Each of the functions of the described embodiments may be implemented by one or more processing circuits or circuitry. Processing circuitry includes a programmed processor, as a processor includes circuitry. A processing circuit also includes devices such as an application specific integrated circuit (ASIC), digital signal processor (DSP), field programmable gate array (FPGA) and conventional circuit components arranged to perform the recited functions.
Number | Date | Country | Kind |
---|---|---|---|
2015-121471 | Jun 2015 | JP | national |
The present application is a divisional of U.S. application Ser. No. 15/176,395, filed on Jun. 8, 2016, now patented as U.S. Pat. No. 10,356,272, issued Jul. 16, 2019, and claims priority under 35 U.S.C. § 119 to Japanese Patent Application No. 2015-121471 filed on Jun. 16, 2015. The contents of both of which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
6838651 | Mann | Jan 2005 | B1 |
8553114 | Uchida | Oct 2013 | B2 |
10298866 | Hashimoto | May 2019 | B2 |
20040032628 | Sato et al. | Feb 2004 | A1 |
20060209360 | Sakakibara | Sep 2006 | A1 |
20070108957 | Noda | May 2007 | A1 |
20070188638 | Nakazawa et al. | Aug 2007 | A1 |
20080211946 | Uchida | Sep 2008 | A1 |
20080252787 | Nakazawa et al. | Oct 2008 | A1 |
20080259193 | Toya et al. | Oct 2008 | A1 |
20090174588 | Muenter | Jul 2009 | A1 |
20100027061 | Nakazawa | Feb 2010 | A1 |
20100171998 | Nakazawa | Jul 2010 | A1 |
20110026083 | Nakazawa | Feb 2011 | A1 |
20110051201 | Hashimoto et al. | Mar 2011 | A1 |
20110063488 | Nakazawa | Mar 2011 | A1 |
20110074994 | Wakabayashi et al. | Mar 2011 | A1 |
20110205386 | Koseki | Aug 2011 | A1 |
20120008173 | Konno et al. | Jan 2012 | A1 |
20120092732 | Nakazawa | Apr 2012 | A1 |
20120224205 | Nakazawa | Sep 2012 | A1 |
20130063792 | Nakazawa | Mar 2013 | A1 |
20130293754 | Wakabayashi et al. | Nov 2013 | A1 |
20140029065 | Nakazawa | Jan 2014 | A1 |
20140204427 | Nakazawa | Jul 2014 | A1 |
20140204432 | Hashimoto et al. | Jul 2014 | A1 |
20140211055 | Wakabayashi et al. | Jul 2014 | A1 |
20140211273 | Konno et al. | Jul 2014 | A1 |
20140368893 | Nakazawa et al. | Dec 2014 | A1 |
20150098117 | Marumoto et al. | Apr 2015 | A1 |
20150116794 | Nakazawa | Apr 2015 | A1 |
20150163378 | Konno et al. | Jun 2015 | A1 |
20150222790 | Asaba et al. | Aug 2015 | A1 |
20150304517 | Nakazawa et al. | Oct 2015 | A1 |
20150353681 | Kwon et al. | Dec 2015 | A1 |
20160003673 | Hashimoto et al. | Jan 2016 | A1 |
20160006961 | Asaba et al. | Jan 2016 | A1 |
20160088179 | Nakazawa et al. | Mar 2016 | A1 |
20170201700 | Hashimoto | Jul 2017 | A1 |
Number | Date | Country |
---|---|---|
1 968 307 | Sep 2008 | EP |
2004-048549 | Feb 2004 | JP |
2005-101985 | Apr 2005 | JP |
2008-219293 | Sep 2008 | JP |
2008-271159 | Nov 2008 | JP |
2009-296423 | Dec 2009 | JP |
2010-103911 | May 2010 | JP |
2010-259109 | Nov 2010 | JP |
2011-24109 | Feb 2011 | JP |
2012-237780 | Dec 2012 | JP |
2015-033091 | Feb 2015 | JP |
Entry |
---|
U.S. Appl. No. 14/873,628, filed Oct. 2, 2015. |
U.S. Appl. No. 14/922,546, filed Oct. 26, 2015. |
U.S. Appl. No. 14/988.802, filed Jan. 6, 2016. |
Partial European Search Report dated Oct. 20, 2016 in Patent Application No. 16174603.7. |
P. Donegan, et al., “A High Speed CMOS Dual Line Scan Imager for Industrial Applications” 2011 International Image Sensor Workshop, XP055310074, Jun. 8, 2011, 4 Pages. |
Ernst Bodenstorfer, et al., “High-Speed Line-Scan Camera with Multi-Line CMOS Color Sensor” 2012 IEEE Computer Society Conference on Computer Vision and Pattern Recognition Workshops, XP032206751, 2012, pp. 9-14. |
Office Action dated Nov. 20, 2018 in Japanese Patent Application No. 2015-121471, 3 pages. |
Number | Date | Country | |
---|---|---|---|
20190289163 A1 | Sep 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15176395 | Jun 2016 | US |
Child | 16427946 | US |