Claims
- 1. An apparatus, comprising:
two rectangular diffusions of P (+) material disposed in an n-well formed in a p-substrate using a complementary metal oxide semiconductor (CMOS) process; a polycide gate disposed between the two rectangular diffusions of P (+) material; and a pair of inductors disposed on the substrate, the two rectangular diffusions of P (+) material and the pair of inductors being coupled in a voltage-controlled oscillator (VCO) configuration.
- 2. The apparatus of claim 1, wherein the two rectangular diffusions of P (+) material are disposed in an n-well formed in an epitaxial substrate using the CMOS process.
- 3. The apparatus of claim 1, wherein the two rectangular diffusions of P (+) material are disposed in an n-well formed in a non-epitaxial substrate using the CMOS process.
- 4. The apparatus of claim 3, wherein the two rectangular diffusions of P (+) material are disposed in an n-well diffused in a p-substrate using the CMOS process.
- 5. The apparatus of claim 1, further comprising a metal oxide structure disposed on top of the n-well.
- 6. An apparatus, comprising:
two rectangular diffusions of P (+) material disposed in an n-well diffused into a p-substrate; and a polycide gate disposed between the two rectangular diffusions of P (+) material in a complementary metal oxide semiconductor (CMOS) process; and a lightly doped drain (LDD) disposed between the two rectangular diffusions of P (+) material, the two rectangular diffusions of P(+) material to extend under at least one edge of the polycide gate.
- 7. The apparatus of claim 6 wherein the substrate comprises a non-epitaxial substrate.
- 8. The apparatus of claim 6 wherein the substrate comprises an epitaxial substrate.
- 9. An apparatus, comprising:
two rectangular diffusions of P (+) material disposed in an n-well diffused into a p-substrate; and a polycide gate disposed between the two rectangular diffusions of P (+) material in a complementary metal oxide semiconductor (CMOS) process; and a halo implant disposed between the two rectangular diffusions of P (+) material, the two rectangular diffusions of P(+) material to extend under at least one edge of the polycide gate.
- 10. The apparatus of claim 9, wherein the substrate comprises a non-epitaxial substrate.
- 11. The apparatus of claim 9, wherein the substrate comprises an epitaxial substrate.
- 12. A system, comprising:
a voltage variable capacitor having two rectangular diffusions of P (+) material disposed in an n-well diffused into a p-substrate and a polycide gate disposed between the two rectangular diffusions of P (+) material in a complementary metal oxide semiconductor (CMOS) process; a pair of inductors formed on the substrate in the CMOS process and coupled to the voltage variable capacitor in a voltage-controlled oscillator (VCO) configuration; and a clock divider coupled to an output of the VCO.
- 13. The system of claim 12, further comprising a phase detector coupled to an output of the clock divider.
- 14. The system of claim 13, further comprising a charge pump coupled to an output of the phase detector.
- 15. The system of claim 14, further comprising a loop filter coupled to an output of the charge pump.
- 16. The system of claim 15 further comprising a buffer coupled to an output of the loop filter and to the input of the VCO.
- 17. A system, comprising:
a transceiver having a first phase lock-locked loop and a second phase lock-locked loop, each phase lock-locked loop having:
a voltage variable capacitor, the voltage variable capacitor comprising two rectangular diffusions of P (+) material disposed in an n-well diffused into a p-substrate and a polycide gate disposed between the two rectangular diffusions of P (+) material in a complementary metal oxide semiconductor (CMOS) process; and a pair of inductors formed on the substrate in the CMOS process and coupled to the voltage variable capacitor in a voltage-controlled oscillator (VCO) configuration; and a coaxial transformer coupled to the transceiver.
- 18. The system of claim 17, further comprising an asynchronous transfer mode (ATM) user network interface (UNI) coupled to the transceiver.
- 19. The system of claim 18, further comprising a microprocessor coupled to the transceiver.
Parent Case Info
[0001] RELATED APPLICATION
[0002] This Application is a Divisional of U.S. application Ser. No. 10/085,255, filed Feb. 26, 2002.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10085255 |
Feb 2002 |
US |
Child |
10852359 |
May 2004 |
US |