Claims
- 1. In an integrated circuit, a pinchoff voltage generator comprising:
- a first depletion-mode FET having a drain connected to an output node, a source connected to a first supply voltage and a gate connected to the source to operate as a current source having a first current equal to I.sub.DSS of the first FET, wherein I.sub.DSS is defined as I.sub.D under the condition that the gate-source voltage V.sub.GS is zero;
- a second depletion-mode FET having a gate, a drain connected to a second supply voltage, and a source connected to the drain of the first FET at the output node;
- first bias means for operating the first and second FETs in saturation; and
- second bias means comprising a reference voltage coupled to bias the gate of the second FET such that, in operation, a second current flows through the second FET that is not greater than I.sub.DSS of the second FET and is substantially equal to the current through the first FET (I.sub.D2 .congruent.I.sub.D1 .congruent.I.sub.DSS1 .gtoreq.I.sub.DSS2);
- the first and second FETs having first and second gate widths (W.sub.1, W.sub.2), respectively, proportioned to I.sub.DSS of each of the first and second FETs so that an output voltage is provided at the output node which has a magnitude referenced to the gate of the second FET that is substantially equal to a predetermined constant times the magnitude of the pinchoff voltage of the FETs (V.sub.GS2 =C.sub.2 .vertline.V.sub.p .vertline.).
- 2. An integrated circuit according to claim 1 in which the output voltage is input to a high impedance load.
- 3. An integrated circuit according to claim 1 in which the FETs have equal channel lengths and the gate widths are proportioned such that
- I.sub.DSS1 /I.sub.DSS2 =W.sub.1 /W.sub.2 =I.sub.D2 I/.sub.IDSS2
- whereby the output voltage is substantially defined by
- V.sub.GS2 =.vertline.V.sub.p .vertline.(W.sub.1 /W.sub.2).sup.1/2 -1)
- 4. An integrated circuit according to claim 1 including at least two stages each comprising said first and second FETs, the output voltage of the second FET in the first stage being connected to the gate of the second transistor of the second stage, so that the second stage has an output voltage proportional to the pinchoff voltage times a sum comprising functions of the ratios of gate widths of each stage.
- 5. An integrated circuit according to claim 4 in which the FETs have equal channel lengths and the gate widths are proportioned such that
- I.sub.DSS1 /I.sub.DSS2 =W.sub.1 /W.sub.2 =I.sub.D2 /I.sub.DSS2
- whereby the output voltage is substantially defined by ##EQU7## where m is the number of stages.
- 6. An integrated circuit according to claim 1 in which the magnitude of the output voltage includes a constant subtractive from the pinchoff voltage and is proportional to an ohmic source resistance voltage drop internal to the second FET.
- 7. An integrated circuit according to claim 6 in which the ohmic source resistance voltage drop is inversely proportional to the ratio of the gate width of the second FET over the gate width of the first FET.
- 8. An integrated circuit according to claim 1 in which the first FET includes a cascode FET connected between the drain of the first FET and the source of the second FET and having a gate connected to the source of the first FET.
- 9. An integrated circuit according to claim 8 in which the cascode FET has gate width that is sufficiently greater than the gate width of the first FET to operate the first FET in saturation.
- 10. An integrated circuit according to claim 1 in which the second FET includes a cascode FET connected between the drain of the second FET and the second supply voltage and having a gate connected to the source of the second FET.
- 11. An integrated circuit according to claim 8 in which the cascode FET has gate width that is sufficiently greater than the gate width of the second FET to operate the second FET in saturation.
- 12. An integrated circuit according to claim 1 in which the first FET includes a cascode FET connected between the drain of the first FET and the source of the second FET and having a gate connected to the source of the first FET; and
- in which the second FET includes a cascode FET connected between the drain of the second FET and the second supply voltage and having a gate connected to the source of the second FET.
- 13. An integrated circuit according to claim 1 in which the first FET and second FET each have gate widths that are different integer multiples of a predetermined unit gate width.
- 14. An integrated circuit according to claim 1 including a third depletion-mode FET connected between the drain of the second FET and the second supply voltage, the source of the second FET being connected to the gate of the third FET and the widths of the second and third FETs being sufficiently large that all of the first, second and third transistors operate in saturation, so that the output voltage at an output node in the source of the third transistor is proportional to the pinchoff voltage.
- 15. An integrated circuit according to claim 11 in which the second and third transistors have equal widths.
- 16. An integrated circuit according to claim 14 in which the first and third transistors each include a cascode transistor.
- 17. An integrated circuit according to claim 14 in which each cascode transistor has a width sufficient to operate the first and third transistors in saturation.
- 18. An integrated circuit according to claim 1 including a buffer amplifier having a high impedance input connected to the output node of the second transistor.
- 19. An integrated circuit according to claim 1 including a third depletion-mode FET having a drain connected to the second voltage supply and a gate connected to its source to form a current source, and a fourth depletion-mode FET having a drain connected to the source of the third FET, a source coupled to a second said reference voltage, and a gate connected to the output node of the second FET, the source of the third FET that being coupled to the gate of the second FET so that an output voltage is provided at the gate of the second FET with respect to the source of the fourth FET is proportional to a negative of the magnitude of the pinchoff voltage.
- 20. An integrated circuit according to claim 19 including buffer amplifier means having a high impedance input connected to the source of the third FET and a low impedance output means for driving a load with said negative output voltage.
- 21. An integrated circuit according to claim 19 in which the first and third transistors each include a cascode transistor.
- 22. An integrated circuit according to claim 21 in which each cascode transistor has a width sufficient to operate the first and third transistors in saturation.
- 23. In an integrated circuit, a method for generating a reference voltage proportional to the pinchoff voltage of a FET, comprising:
- providing first and second depletion-mode FETs, each having a gate, a source and a drain;
- connecting the source and gate of the first FET to a first supply voltage to form a current source having a first current I.sub.D1 equal to I.sub.DSS of the first FET;
- connecting the drain of the second FET to a second supply voltage and the source of the second FET to the drain of the first FET at an output node to form a current path for a second current I.sub.D2 through the second FET substantially equal to the first current and not greater than I.sub.DSS of the second FET (I.sub.D2 .congruent.I.sub.D1 .congruent.I.sub.DSS1 <I.sub.DSS2);
- biasing the first and second FETs to operate in saturation; and
- forming the first and second FETs with first and second gate widths sized in proportion to the ratios of each I.sub.DSS (I.sub.DSS1 /I.sub.DSS2 =W.sub.1 /W.sub.2 =I.sub.D2 /I.sub.DSS2), thereby generating said reference voltage between the output node and the gate of the second FET.
- 24. An integrated circuit according to claim 20 including forming the first and second FETs with equal channel lengths and sizing the gate widths such that (I.sub.DSS1 /I.sub.DSS2 =W.sub.1 /W.sub.2 =I.sub.D2 /I.sub.DSS2)
- 25. A method of designing a reference voltage for an integrated circuit, comprising:
- providing a current source, including a first depletion-mode FET having a source, coupled to a first supply voltage for establishing a first current flow equal to IDSS of the first FET (I.sub.D1 =I.sub.DSS1);
- providing a second depletion-mode FET having a gate, a drain connected to a second supply voltage, and a source connected to the drain of the first FET at an output node so that, in operation, a second current flows through the second FET that is equal to the current through the first FET and is not greater than I.sub.DSS of the second FET (I.sub.D2 =I.sub.D1 =I.sub.DSS1 <I.sub.DSS2);
- determining an external pinchoff voltage V.sub.p of the FETs; and
- proportioning the dimensions of each of the FETs such that the gate to source voltage across the second FET equals a constant times the internal pinchoff voltage V(.sub.VGS2 =C.sub.2 .vertline.V.sub.p .vertline.).
- 26. A method according to claim 25 in which the dimension of the FETs are proportioned substantially in accordance with the equation
- I.sub.D =(kW/L)(.sub.C.sub.l V.sub.GS -V.sub.p).sup.2,
- where
- k is a material and process dependant constant;
- W is the width of each FET;
- L is the channel length of each FET;
- V.sub.GS is the gate-source voltage across each FET;
- V.sub.p is an internal pinchoff voltage that substantially defines a transition of operation of each FET between nonsaturated (V.sub.DS .ltoreq.V.sub.GS -V.sub.p) and saturated (V.sub.DS .gtoreq.V.sub.GS -V.sub.p) operation; and
- C.sub.1 is a constant, defined for the particular process used to fabricate the integrated circuit for the condition in which the extrapolated value of I.sub.D =0 for said external pinchoff voltage, for scaling the internal pinchoff voltage (V.sub.p) to the external pinchoff voltage V.sub.p.
Parent Case Info
This is a continuation-in-part of my patent application entitled HIGH SPEED SUPPLY INDEPENDENT LEVEL SHIFTER, Ser. No. 002,082, filed Jan. 12, 1987.
US Referenced Citations (3)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
2082 |
Jan 1987 |
|