Claims
- 1. A memory system comprising at least one integrated circuit with address pipelining to enhance data throughput
The addresses toggled on both rising and falling edges of the clock.
- 2. A memory integrated circuit having at least one bank of memory core, with pipelined addresses supervised by a Global Address Supervisor.
- 3. The Global Address Supervisor in the integrated circuit having the ability to channel and pipeline addresses to a multibank component having both Active and READY banks.
- 4. The memory core in the integrated circuit consisting of memory storage cells that are dynamic requiring periodic data refresh.
- 5. The memory core in the integrated circuit consisting of memory storage cells that are static and not requiring periodic data refresh.
- 6. The memory core in the integrated circuit consisting of storage cells that a re nonvolatile.
- 7. The memory core in the integrated circuit consisting of any combination of dynamic, static and nonvolatile memory storage cells.
- 8. The memory core in the integrated circuit consisting of memory sub-units or arrays or memory cells organized as rows×columns.
- 9. The memory integrated circuit consisting of page mode operation where a group of columns in a given row are stored in a page.
- 10. The memory integrated circuit consisting of a prefetched data burst operation in a given page.
- 11. The memory integrated circuit described in claim 2 capable of operation in a rail-to-rail switching of input and output pins including addresses, data, and clocks
- 12. The memory integrated circuit described in claim 2 capable of operation in a bus environment
- 13. The memory integrated circuit described in claim 2 capable of operation in a peer-to-peer environment.
- 14. The memory integrated circuit described in claim 2 operable in a synchronous clock environment.
- 15. The memory integrated circuit described in claim 2 operable in an asynchronous clock environment.
- 16. A SIP (System In Package) consisting of at least one integrated circuit having one embodiment described in claim 2.
- 17. A SOC (System On a Chip) consisting of at least one embodiment described in claim 2.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] The Patent Application claims priority to provisional patent Application Ser. No. 60/475,224 entitled “Pipelined Semiconductor Memories” filed Jun. 2, 2003 by inventor G. R. Mohan Rao [Attorney Docket No. 17200-P037V1].
Provisional Applications (1)
|
Number |
Date |
Country |
|
60475224 |
Jun 2003 |
US |