This application claims the priority benefit of China application serial no. 201710654806.6, filed on Aug. 3, 2017. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The invention relates to an array substrate, and more particularly, to a pixel array substrate.
With the diversification in display technology development, electronic products have ever-increasing demand for more effective use efficiency on screen display region. Therefore, display devices with a narrow border have been constantly renewed. In the current display devices, a display region is equivalent to a pixel region on a pixel array substrate, and a border region is equivalent to a peripheral region outside the pixel region. In general, the peripheral region is a space for disposing various elements, drivers, wirings, etc. In addition, in order to realize slimness for a display device and a touch device, designs that integrate touch functions into the display device have been proposed. Nonetheless, with the ongoing trend for reducing the border region, how to dispose the elements, the drivers and the wirings while integrating the touch functions altogether has become one of the important issues to be addressed by the industry.
The invention is directed to a pixel array substrate, which is capable of realizing the narrow border.
According to embodiments of the invention, a pixel array substrate includes a substrate, a plurality of active devices, a plurality of touch pads, a plurality of gate lines, a plurality of data lines, a plurality of gate signal lines, a plurality of touch signal lines, a gate driver, a source driver and a touch processing unit. The substrate is divided into a pixel region and a peripheral region. The active devices and the touch pads are disposed in the pixel region of the substrate. The gate lines, the data lines, the gate signal lines and the touch signal lines are disposed on the substrate. The gate driver, the source driver and the touch processing unit are disposed in the peripheral region of the substrate and located on a same side of the pixel region. The gate lines and the data lines are electrically connected to the corresponding active devices, respectively. The data lines are electrically connected to the source driver. The gate signal lines electrically connect the corresponding gate lines to the gate driver. The touch signal lines electrically connect the corresponding touch pads to the touch processing unit. Portions of the data lines, the gate signal lines and the touch signal lines within the pixel region are parallel to each other.
In the pixel array substrate according to the embodiments of the invention, the touch processing unit may be disposed between two said source drivers, and the source driver may be disposed between two said gate drivers.
In the pixel array substrate according to the embodiments of the invention, a number of the gate signal lines may be less than a number of the data lines.
In the pixel array substrate according to the embodiments of the invention, a number of the touch signal lines may be less than a number of the gate signal lines.
In the pixel array substrate according to the embodiments of the invention, the touch signal lines and the gate signal lines may be respectively adjacent to the different data lines.
In the pixel array substrate according to the embodiments of the invention, the touch signal lines and a part of the gate signal lines may be respectively adjacent to the same data lines.
In the pixel array substrate according to the embodiments of the invention, a part of the gate signal lines may be connected to each other in the peripheral region before being connected to the gate driver.
In the pixel array substrate according to the embodiments of the invention, a part of the touch signal lines may be connected to each other in the peripheral region before being connected to the touch processing unit.
In the pixel array substrate according to the embodiments of the invention, the pixel array substrate may further include a plurality of dummy signal lines disposed on the substrate. The dummy signal lines are parallel to the gate signal lines. A total number of the dummy signal lines and the gate signal lines is equal to a number of the data lines, and the dummy signal lines and the gate signal lines are commonly equidistantly distributed on the substrate.
In the pixel array substrate according to the embodiments of the invention, the source driver and the touch processing unit may be integrated into a single electronic device.
In the pixel array substrate according to the embodiments of the invention, the data lines, the gate signal lines and the touch signal lines may be respectively located on different layers.
In the pixel array substrate according to the embodiments of the invention, at least two of the data lines, the gate signal lines and the touch signal lines may be located on a same layer.
In the pixel array substrate according to the embodiments of the invention, the gate driver, the source driver and the touch processing unit may be synchronized by a synchronizing signal.
Based on the above, in the pixel array substrate according to the embodiments of the invention, the gate driver, the source driver and the touch processing unit are disposed in the peripheral region and located on the same side of the pixel region, and the portions of the data lines, the gate signal lines and the touch signal lines within the pixel region are parallel to each other. Accordingly, other than the effectiveness that the touch processing unit and the touch signal lines can be integrated into the processing unit, the opening rate and the narrow border may also be improved.
To make the above features and advantages of the invention more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings.
Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The followings refer to
The active devices 104 are disposed in the pixel region 106 of the substrate 102 and arranged in an array. The active device 104 is, for example, a thin film transistor including a gate, a source and a drain, wherein a liquid crystal capacitor Clc and a storage capacitor Cst are electrically connected between the drain and a common electrode (not illustrated). The gate lines GL are disposed in the pixel region 106 of the substrate 102 and electrically connected to the gates of the corresponding active devices 104. The data lines DL are disposed on the substrate 102 and extend from the pixel region 106 to the peripheral region 108, such that the data line DL is electrically connected to the sources of the corresponding active devices 104 and one end of the data line DL is electrically connected to the source driver S_IC. The data lines DL and the gate lines GL within the pixel region 106 are intersected (e.g., perpendicularly intersected) to each other in form of a mesh, and the active device 104 is adjacent to an intersection between the data line DL and the gate line GL. The gate signal lines GTL are disposed on the substrate 102 and extend from the pixel region 106 to the peripheral region 108, such that the gate signal line GTL is electrically connected to the corresponding gate lines GL and one end of the gate signal line GTL is electrically connected to the gate driver G_IC. The gate signal lines GTL are parallel to the data lines DL within the pixel region 106. In an embodiment of the invention, a number of the gate signal lines GTL depends on a number of the gate lines GL, namely, the number of the gate signal lines GTL is equal to the number of the gate lines GL. Based on how the active devices 104 are arranged in the array, the number of the gate signal lines GTL may be less than a number of the data lines DL.
The touch pads TP are disposed in the pixel region 106 of the substrate 102 and arranged in an array. The touch signal lines TL are disposed on the substrate 102 and extend from the pixel region 106 to the peripheral region 108, such that the touch signal line TL is electrically connected to the corresponding touch pads TP and one end of the touch signal line TL is electrically connected to the touch processing unit T_IC. The touch signal lines TL and the touch pads TP may be located on a same layer and electrically connected to each other. However, the invention is not limited thereto. The touch signal lines TL and the touch pads TP may also be located on different layers and electrically connected to each other through contact holes. The touch signal lines TL are parallel to the data lines DL within the pixel region 106. In the present embodiment, an area covered by each touch pad TP may be selectively overlapping with multiple gate signal lines GTL, and an amount of such overlaps may be adjusted according to a touch sensing resolution. Therefore, a number of the touch signal lines TL may be less than the number of the gate signal lines GTL. It should be understood that, a size of the touch pad TP shown in
The gate driver G_IC, the source driver S_IC and the touch processing unit T_IC are disposed in the peripheral region 108 of the substrate 102 and located on a same side of the pixel region 106. There is no particular limitation on a packaging method for the gate driver G_IC, the source driver S_IC and the touch processing unit T_IC, which may be a chip on glass (COG) method or a chip on film (COF) method. In an embodiment of the invention, arrangement directions of the gate driver G_IC, the source driver S_IC and the touch processing unit T_IC are parallel to an extending direction of the gate lines GL. In an embodiment of the invention, numbers of the source driver S_IC and the gate driver G_IC are two or more, but the invention is not limited thereto. The touch processing unit T_IC is disposed between two said source drivers S_IC, and the source driver S_IC is disposed between two said gate drivers G_IC. Under the architecture of the present embodiment, a dimension of the peripheral region 108 may be reduced. For instance, two said gate drivers G_IC may be disposed in the peripheral region 108 in parallel with the extending direction of the gate lines GL, and the two said gate drivers G_IC can respectively provide signals for approximately half of the gate signal lines GTL. Two said source drivers S_IC are disposed between two said gate drivers G_IC, and one said touch processing unit T_IC is disposed between two said source drivers S_IC. In an embodiment of the invention, a center of the touch processing unit T_IC is aligned with a center line of the pixel region 106 and said center line is parallel to the data lines DL, but the invention is not limited thereto. In the present embodiment, a timing for performing a touch sensing and a timing for performing a display driving may be staggered so as to avoid signal interference. The gate driver G_IC, the source driver S_IC and the touch processing unit T_IC may be synchronized by a synchronizing signal. In other words, the touch processing unit T_IC may perform the touch sensing during a blank time between timepoints after a driving signal is outputted by the source driver S_IC and before a driving signal is outputted by the gate driver G_IC. Further, it is schematically illustrated in
In the present embodiment, the pixel array substrate 100 may further include a plurality of dummy signal lines DM disposed in the pixel region 106 of the substrate 102. The dummy signal lines DM are parallel to the gate signal lines GTL, and potentials of the dummy signal lines DM and the gate signal lines GTL are equal. A total number of the dummy signal lines DM and the gate signal lines GTL may equal to ⅓ the number of the data lines DL, and the dummy signal lines DM and the gate signal lines GTL are commonly equidistantly distributed on the substrate 102. More specifically, in an example where one pixel contains three sub-pixels (e.g., a red sub-pixel, a green sub-pixel and a blue sub-pixel), one dummy signal line DM or one gate signal line GTL is disposed per three said data lines DL. In this way, capacitance parasitic environment near each pixel may be similar to the other, so as to improve a display quality. However, the invention is not limited thereto. In some embodiments, the total number of the dummy signal lines DM and the gate signal lines GTL may be equal to the number of the data lines DL, and the dummy signal lines DM and the gate signal lines GTL are commonly equidistantly distributed on the substrate 102. More specifically, only one of the dummy signal line DM and the gate signal line GTL is disposed per each data line DL. In this way, capacitance parasitic environment near each data line DL may be similar to the other, so as to improve the display quality.
The followings refer to
With reference to
The followings refer to
The followings refer to
With reference to
The followings refer to
The followings refer to
In summary, in the pixel array substrate according to the embodiments of the invention, the gate driver, the source driver and the touch processing unit are disposed in the peripheral region and located on the same side of the pixel region, and the portions of the data lines, the gate signal lines and the touch signal lines within the pixel region are parallel to each other. Accordingly, other than the effectiveness that the touch processing unit and the touch signal lines can be integrated into the processing unit, the opening rate and the narrow border may also be improved. According to some embodiments, the data lines, the gate signal lines and the touch signal lines may be respectively located on the different layers, or any two of the gate driver, the source driver and the touch processing unit may be integrated, so as to realize an ultra narrow border.
Lastly, it should be noted that, the above embodiments merely serve as examples in the present embodiment, the invention is not limited thereto. Despite that the invention has been described with reference to above embodiments, it will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the technical content disclosed in above embodiments of the invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
201710654806.6 | Aug 2017 | CN | national |