Claims
- 1. A display element for displaying a pixel of an image data comprising
a pixel mirror electrode connected to a voltage control means; said voltage control means functioning as a multiplexer within said display element; a logic storage element for storing a binary bit for designating an on-off state of said pixel display element; said voltage control means further includes a first switching stage and a second switching stage wherein each switching stage including a P-type transistor and a N-type transistor and said voltage control means connected to said logic storage element for receiving control input voltages for each of said P-type transistors and said N-type transistors and an input data from said logic storage element for selecting an electrode voltage for applying to said electrode depending on a multiplexing state of said voltage control means.
- 2. The display element of claim 1 wherein:
said voltage control means further comprising a DC-balancing means for receiving a DC-balancing control signal for adjusting said multiplexing state of said voltage control means.
- 3. The display element of claim 1 wherein
said logic storage element further comprising a CMOS based memory device.
- 4. The display element of claim 1 wherein
said logic storage element further comprising an SRAM memory device.
- 5. The display element of claim 4 wherein
said SRAM memory cell further comprising a 6 transistor SARM memory device.
- 6. The display element of claim 2 wherein:
said voltage control means further includes a data buffering means for responding to said DC-balancing control signal and a multiplexing state of said voltage control means for generating said electrode voltage for inputting to said pixel mirror electrode.
- 7. The display element of claim 2 wherein:
said voltage control means further includes delay element connected to said first and second switching stages for delaying a turning on of one stage after a turning off of another stage for preventing turning on of both said first and second switching stages.
- 8. The display element of claim 7 wherein:
said delay element further includes a set of AND gates.
- 9. The display element of claim 7 wherein:
said delay element further includes a set of a set of flip-flop circuits.
- 10. The display element of claim 7 wherein:
said delay element further includes a set of a set of flip-flop circuits and a multiplexer for generating a selectable delay.
- 11. The display element of claim 7 wherein:
said delay element further includes a set of AND gates; said delay element further includes a set of a set of flip-flop circuits and a multiplexer for generating a selectable delay; and said delay element further includes a controlling element for selecting said set of AND gates in an power up phase and selecting said set of flip-flop circuits after said power up phase.
- 12. A pixel display element for displaying an image data as a single pixel comprising
a voltage control means within said display element for multiplexing and selecting an electrode voltage for applying to an electrode of said pixel display element wherein said voltage control means includes a first switching stage and a second switching stage and each switching stage including a P-type transistor and a N-type transistor.
- 13. The display element of claim 12 wherein:
said voltage control means further comprising a multiplexing means for receiving a plurality of input signals for multiplexing and selecting said electrode voltage for applying to said electrode of said display element.
- 14. The display element of claim 13 wherein:
said voltage control means further includes a data buffering means for responding to said DC-balancing control signal and a multiplexing state of said voltage control means for generating said electrode voltage for inputting to said electrode of said display element.
- 15. The display element of claim 12 further comprising:
a storage element for storing a data bit for inputting to said voltage control means.
- 16. The display element of claim 12 wherein:
said voltage control means is a CMOS based logic device.
- 17. The display element of claim 12 wherein:
said voltage control means is provided for inputting a binary signal of a high or a low voltage to said electrode.
- 18. The display element of claim 15 wherein:
said storage element comprising a means for asserting one of two complementary states to said voltage control means.
- 19. The display element of claim 15 wherein:
said storage element further comprising a CMOS based memory device.
- 20. The display element of claim 15 wherein:
said storage element further comprising a static random access memory (SRAM).
- 21. The display element of claim 20 wherein:
said SRAM memory cell further comprising a 6 transistor SARM memory device.
- 22. The display element of claim 12 wherein:
said voltage control means further includes delay element connected to said first and second switching stages for delaying a turning on of one stage after a turning off of another stage for preventing turning on of both said first and second switching stages.
- 23. The display element of claim 22 wherein:
said delay element further includes a set of AND gates.
- 24. The display element of claim 22 wherein:
said delay element further includes a set of a set of flip-flop circuits.
- 25. The display element of claim 22 wherein:
said delay element further includes a set of a set of flip-flop circuits and a multiplexer for generating a selectable delay.
- 26. The display element of claim 22 wherein:
said delay element further includes a set of AND gates; said delay element further includes a set of a set of flip-flop circuits and a multiplexer for generating a selectable delay; and said delay element further includes a controlling element for selecting said set of AND gates in an power up phase and selecting said set of flip-flop circuits after said power up phase.
- 27. A method for displaying a pixel of an image data comprising
configuring a voltage control means within a pixel display element to include a first switching stage and a second switching stage wioth each switching stage including a P-type transistor and a N-type transistor and by connecting said voltage control means to a pixel mirror electrode; connecting a logic storage element to said voltage control means for storing a binary bit for designating an on-off state of said pixel display element; and employing said voltage control means for for receiving control input voltages for each of said P-type transistors and said N-type transistors and an input data from said logic storage element for selecting an electrode voltage for applying to said electrode depending on a multiplexing state of said voltage control means.
- 28. The method of claim 27 wherein:
said step of configuring a voltage control means within said pixel display element further comprising a step of connecting a DC-balancing means to said voltage control means for receiving a DC-balancing control signal for adjusting said multiplexing state of said voltage control means.
- 29. The method of claim 27 wherein
said step of connecting a logic storage element to said voltage control means further comprising a step of connecting a CMOS based memory device to said voltage control means.
- 30. The method of claim 27 wherein
said step of connecting a logic storage element to said voltage control means further comprising a step of connecting an SRAM memory device to said voltage control means.
- 31. The method of claim 30 wherein
said step of connecting a SRAM memory device to said voltage control means further comprising a step of connecting a six-transistor SRAM memory device to said voltage control means.
- 32. The method of claim 37 further comprising a step of:
connecting a data buffering means between said voltage control means and said pixel mirror electrode for buffering said electrode voltage generated by said voltage control means for inputting to said pixel mirror electrode.
- 33. A method for displaying an image data on a pixel display element comprising:
configuring a voltage control means including a first switching stage and a second switching stage with each switching stage including a P-type transistor and a N-type transistor within said display element for multiplexing and selecting an electrode voltage for applying to an electrode of said pixel display element.
- 34. The method of claim 33 further comprising:
said step of configuring a voltage control means within said display element further comprising a step of forming a multiplexing means within said voltage control means for receiving a plurality of DC balancing control signals for multiplexing and selecting said electrode voltage for applying to said electrode of said display element.
- 35. The method of claim 34 further comprising a step of:
configuring a data buffering means connected between said first and second switching stages and said electrode for responding to said DC-balancing control signals and a multiplexing state of said voltage control means for generating said electrode voltage for inputting to said electrode of said display element.
- 36. The method of claim 33 further comprising a step of:
storing a data bit in a storage element for inputting to said voltage control means.
Parent Case Info
[0001] This Application is a Continuation-in-Part (CIP) Application of a prior patent application Ser. No. 10/329,645 and claims a Priority Filing Date of Dec. 26, 2002 benefited from a previously filed Application file by one of the common inventor of this Patent Application.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10329645 |
Dec 2002 |
US |
Child |
10413649 |
Apr 2003 |
US |