The present application is a U.S. National Stage Application under 35 U.S.C. § 371 of International Patent Application No. PCT/CN2019/091075, filed on Jun. 13, 2019, which claims priority to China Patent Application No. 201810645427.5, filed on Jun. 21, 2018 the disclosure of both which are incorporated by reference herein in entirety.
The disclosure relates to the field of display technology, and particularly relates to a pixel circuit and a display device.
With the development of display technology, organic light emitting diodes (OLEDs) are increasingly used in high performance display fields due to their characteristics such as self-luminescence, fast response, wide viewing angle, and being capable of being fabricated on a flexible substrate.
An OLED display panel generally includes a plurality of pixels arranged in a matrix, and driving and controlling each pixel to display depends on a pixel circuit in the pixel. The pixel circuit mainly includes a switching transistor, a capacitor, and a light emitting device OLED.
An embodiment of the present disclosure provides a pixel circuit including a switching transistor, a driving transistor, a storage capacitor, a threshold voltage extraction unit, a light emission control unit, a light emitting device, and a compensation unit. The light emitting device has a first electrode coupled to a second electrode of the driving transistor and a second electrode receiving a first power voltage. A first terminal of the storage capacitor is coupled to a control electrode of the driving transistor, a second terminal of the storage capacitor is coupled to a reference voltage terminal. The switching transistor is configured to transmit a data voltage signal to a first electrode of the driving transistor under the control of a scan signal. The threshold voltage extracting unit is configured to couple a control electrode of the driving transistor to the second electrode of the driving transistor under the control of the scan signal. The light emission control unit is configured to transmit a second power voltage to the first electrode of the driving transistor under the control of a light emission control signal. The compensation unit is configured to transmit a compensation voltage to a second electrode of the switching transistor to reduce a feedthrough voltage of the switching transistor.
In some embodiments, the compensation unit includes a compensation capacitor, a first terminal of the compensation capacitor is coupled to the second electrode of the switching transistor, a second terminal of the compensation capacitor is coupled to a compensation voltage terminal, and the compensation voltage terminal provides the compensation voltage.
In some embodiments, the pixel circuit further includes a reset unit configured to transmit an initialization signal to the control electrode of the driving transistor under the control of a reset control signal.
In some embodiments, the reset unit includes a reset transistor. A first electrode of the reset transistor is coupled to an initialization signal terminal, a second electrode of the reset transistor is coupled to the control electrode of the driving transistor, a control electrode of the reset transistor is coupled to a reset signal terminal, the initialization signal terminal provides the initialization signal, and the reset signal terminal provides the reset control signal.
In some embodiments, the first terminal of the compensation capacitor is coupled to the second electrode of the switching transistor and the first electrode of the driving transistor, the second terminal of the compensation capacitor is coupled to the initialization signal terminal, and the initialization signal terminal is used as the compensation voltage terminal.
In some embodiments, the first terminal of the compensation capacitor is coupled to the second electrode of the switching transistor and the first electrode of the driving transistor, the second terminal of the compensation capacitor is coupled to the reset signal terminal, and the reset signal terminal is used as the compensation voltage terminal.
In some embodiments, the light emission control unit includes a first light emission control transistor. A first electrode of the first light emission control transistor is coupled to a second power voltage terminal, a second electrode of the first light emission control transistor is coupled to the second electrode of the switching transistor, the first electrode of the driving transistor and the first terminal of the compensation capacitor, a control electrode of the first light emission control transistor is coupled to a light emission control signal terminal, and the light emission control signal terminal provides the light emission control signal.
In some embodiments, the first terminal of the compensation capacitor is coupled to the second electrode of the switching transistor, the second terminal of the compensation capacitor is coupled to the second power voltage terminal, and the second power voltage terminal provides the second power voltage and is common to the compensation voltage terminal.
In some embodiments, the light emission control unit further includes a second light emission control transistor. A first electrode of the second light emission control transistor is coupled to the threshold voltage extraction unit and the second electrode of the driving transistor, a second electrode of the second light emission control transistor is coupled to the first electrode of the light emitting device, and a control electrode of the second light emission control transistor is coupled to the light emission control signal terminal.
In some embodiments, the threshold voltage extracting unit includes a threshold voltage extraction transistor. A first electrode of the threshold voltage extraction transistor is coupled to the first terminal of the storage capacitor and the control electrode of the driving transistor, a second electrode of the threshold voltage extraction transistor is coupled to the second electrode of the driving transistor and the first electrode of the light emitting device, the control electrode of the threshold voltage extraction transistor is coupled to a scan line, and the scan line provides the scan signal.
In some embodiments, the first terminal of the storage capacitor is coupled to the control electrode of the driving transistor and the threshold voltage extraction unit, and the second terminal of the storage capacitor is coupled to a second power voltage terminal which supplies the second power voltage and is common to the reference voltage terminal.
In some embodiments, a first electrode of the switching transistor is coupled to a data line, the second electrode of the switching transistor is coupled to a first terminal of the compensation unit, the first electrode of the driving transistor and the light emission control unit, a control electrode of the switching transistor is coupled to a scan line, the data line provides the data voltage signal, and the scan line provides the scan signal.
In some embodiments, the first electrode of the driving transistor is coupled to the light emission control unit, a first terminal of the compensation unit and the second electrode of the switching transistor, the second electrode of the driving transistor is coupled to the threshold voltage extraction unit and the first electrode of the light emitting device, and the control electrode of the driving transistor is coupled to the first terminal of the storage capacitor and the threshold voltage extraction unit.
An embodiment of the present disclosure further provides a display device, which includes the above pixel circuit.
In order to make the technical solutions of the present disclosure better understood by those skilled in the art, the technical solutions of the present disclosure are further described in detail below with reference to the accompanying drawings and embodiments.
Transistors used in the embodiments of the present disclosure may be thin film transistors, field effect transistors, or other devices with the same characteristics. Since a source and a drain of a transistor are interchangeable under a certain condition, there is no difference in descriptions of the couplings of the source and the drain of the transistor. In the embodiments of the present disclosure, in order to distinguish the source and the drain of the transistor, one of the source and the drain of the transistor is referred to as a first electrode, the other one of the source and the drain of the transistor is referred to as a second electrode, and a gate of the transistor is referred to as a control electrode. In addition, the transistors can be classified into N-type transistors and P-type transistors according to their characteristics. The following embodiments will be described by taking P-type transistors as an example. When a P-type transistor is used, a first electrode of the P-type transistor may be the source of the P-type transistor, a second electrode of the P-type transistor may be the drain of the P-type transistor, and the source and the drain of the P-type transistor are electrically coupled together when the gate (i.e., the control electrode) of the P-type transistor is applied with a low level. It should be understood that technical solutions for implementing the embodiments of the present disclosure with N-type transistors can be easily conceived by those skilled in the art without inventive efforts. For an N-type transistor, when a high level is input to the gate (i.e., the control electrode) of the N-type transistor, the source and the drain of the N-type transistor are electrically coupled together.
Since the compensation unit 4 is added to the pixel circuit of the present embodiment, and the compensation unit 4 can reduce the feedthrough voltage generated by the switching transistor M2 by using the compensation voltage, in this way, in the display panel to which the pixel circuit of the present embodiment is applied, the feedthrough voltage of the switching transistor M2 in each pixel circuit is reduced, so that the difference between the feedthrough voltages of the switching transistors M2 at different positions can be greatly reduced, and the problem of display non-uniformity of the display panel can be effectively improved.
In the pixel circuit of the present embodiment, the compensation unit 4 may include a compensation capacitor Cc. A first terminal of the compensation capacitor Cc is coupled to the drain of the switching transistor M2, and a second terminal of the compensation capacitor Cc is coupled to the compensation voltage terminal Vref3. The compensation voltage terminal Vref3 is configured to provide the compensation voltage. Certainly, the compensation unit 4 is not limited to including only the compensation capacitor Cc. According to the capacitance formula C=ε×ε0×S/d, where ε is a dielectric constant of a material of an insulating layer of the capacitor, ε0 is a vacuum dielectric constant, S is an area of the capacitor, and d is a thickness of the insulating layer of the capacitor. ε, ε0, S and d may be adjusted to determine a magnitude of the compensation capacitor Cc.
As shown in
Specifically, the reset unit 3 may include a reset transistor M5. A source of the reset transistor M5 is coupled to the initialization signal terminal Vref2, a drain of the reset transistor M5 is coupled to the node N1, and a gate of the reset transistor M5 is coupled to the reset signal terminal Reset. The reset signal terminal Reset provides the reset control signal. The initialization signal terminal Vref2 provides the initialization signal. Of course, the reset unit 3 is not limited to including only the reset transistor M5.
In the pixel circuit of the present embodiment, the threshold voltage extraction unit 2 may include a threshold voltage extraction transistor M4. A source of the threshold voltage extraction transistor M4 is coupled to the node N1, a drain of the threshold voltage extraction transistor M4 is coupled to a node N3, and a gate of the threshold voltage extraction transistor M4 is coupled to the scan line Scan. The node N3 is a coupling node at which the drain of the driving transistor M3 and the first electrode of the light emitting device OLED are coupled. The scan line Scan provides the scan signal.
In the pixel circuit of the present embodiment, the light emission control unit 1 may include a first light emission control transistor M1. A source of the first light emission control transistor M1 is coupled to the second power voltage terminal VDD, a drain of the first light emission control transistor M1 is coupled to a node N2, and a gate of the first light emission control transistor M1 is coupled to the light emission control signal terminal EM. The light emission control signal terminal EM supplies the light emission control signal. The light emission control unit 1 may further include a second light emission control transistor M6. A source of the second light emission control transistor M6 is coupled to the node N3, and a drain of the second light emission control transistor M6 is coupled to the first electrode of the light emitting device OLED. The second electrode of the light emitting device OLED is coupled to the first power voltage terminal VSS.
In the pixel circuit of the present embodiment, the second terminal of the storage capacitor Cst may be directly coupled to the second power voltage terminal VDD, and the second power voltage terminal VDD provides the second power voltage, that is, the second power voltage terminal VDD is used as the reference voltage terminal Vref1, i.e., the second power voltage may be used as a reference voltage, so as to reduce the number of signal ports of the pixel circuit.
In the pixel circuit of the present embodiment, the source of the switching transistor M2 is coupled to the data line Data, the drain of the switching transistor M2 is coupled to the node N2, and the gate of the switching transistor M2 is coupled to the scan line Scan. The node N2 is a coupling node for coupling the first terminal of the compensation unit 4, the source of the driving transistor M3, and the light emission control unit 1 with each other. The data line Data provides a data voltage signal. The scan line Scan supplies the scan signal.
In the pixel circuit of the present embodiment, the source of the driving transistor M3 is coupled to the node N2, the drain of the driving transistor M3 is coupled to the node N3, and the gate of the driving transistor M3 is coupled to the node N1. The node N1 is a coupling node for coupling the first terminal of the storage capacitor Cst with the threshold voltage extraction unit 2, The node N2 is a coupling node for coupling the light emission control unit 1, the first terminal of the compensation unit 4, and the drain of the switching transistor M2 with each other. The node N3 is a coupling node for coupling the threshold voltage extraction unit 2 with the first electrode of the light emitting device OLED.
In order to make the implementation of the pixel circuit in the present embodiment more clear, an operation process of the pixel circuit described above will be described below with reference to
In a stage T1, i.e., in an initialization stage, a reset control signal, which is a low level signal, is written to the reset signal terminal Reset, so that the reset transistor M5 is turned on, and the initialization signal written from the initialization signal terminal Vref2 resets the node N1 through the reset transistor M5.
In a stage T2, i.e., in a data writing and threshold voltage extraction stage, the scan signal, which is a low level signal, is written to the scan line Scan, so that the switching transistor M2 and the threshold voltage extraction transistor M4 are turned on, and the data voltage signal written into the data line Data is written to the node N2. Due to the feedthrough effect of the switching transistor M2, the voltage of the node N2 is a sum of the data voltage and the feedthrough voltage (Vdata+Vfeedthrough); while due to the turned-on of the threshold voltage extraction transistor M4, a voltage of the N3 node is equal to a voltage of the node N1, and the voltage of the node N1 is Vdata+Vfeedthrough−Vth.
In a stage T3, that is, in a light emitting stage, a light emitting control signal, which is a low level signal, is written to the light emission control signal terminal EM, so that the first light emission control transistor M1 and the second light emission control transistor M6 are turned on, and at this time, the voltage of the node N2 is the second power voltage provided by the second power voltage terminal VDU, and since the voltage of the node N1 is Vdata+Vfeedthrough−Vth, a current for driving the light emitting device OLED to emit light is Ids, and Ids is calculated according to the following formula.
K1/2×Cox×W/L×mobility, and in the present example, K is a constant value.
The feedthrough voltage of the switching transistor M2 in the pixel circuit shown in
Where Cox, is a capacitance per unit area of the gate insulating layer of the switching transistor M2, VGH is a voltage value of the scan signal when the scan signal is at a high level, VGL is a voltage value of the scan signal when the scan signal is at a low level, VTH is the threshold voltage of the switching transistor M2, W is a channel width of the switching transistor M2, L is a channel length of the switching transistor M2, CgdM1 is a gate-drain parasitic capacitance of the first light emission control transistor M1, CgdM2 is a gate-drain parasitic capacitance of the switching transistor M2, CgdM6 is a gate-drain parasitic capacitance of the second light emission control transistor M6, and Cst is a capacitance value of the storage capacitor Cst.
In the present embodiment, since the compensation capacitor Cc is added, the feedthrough voltage of the switching transistor M2 can be calculated by the following calculation formula.
Where Cc is a capacitance value of the compensation capacitor Cc.
It can be seen that the feedthrough voltage of the switching transistor M2 in the present embodiment is significantly reduced due to the addition of the compensation capacitor Cc. Therefore, in the display panel to which the pixel circuit of the present embodiment is applied, the feedthrough voltage of the switching transistor M2 in each pixel circuit is reduced, so that the difference between the feedthrough voltages of the switching transistors M2 at different positions can be greatly reduced, and the problem of non-uniform display of the display panel can be effectively improved.
An embodiment of the present disclosure further provides a pixel circuit, as shown in
Specifically, as shown in
An operation process of the pixel circuit described above will be described with reference to
In a stage T1, i.e., in an initialization stage, a reset control signal, which is a low level signal, is written to the reset signal terminal Reset, so that the reset transistor M5 is turned on, and an initialization signal written from the initialization signal terminal Vref2 resets the node N1 through the reset transistor M5.
In a stage T2, i.e., in a data writing and threshold voltage extraction stage, a scan signal, which is a low level signal, is written to the scan line Scan, so that the switching transistor M2 and the threshold voltage extraction transistor M4 are turned on, and at this time, a data voltage signal written to the data line Data is written to the node N2. Due to the feedthrough effect of the switching transistor M2, a voltage of the node N2 is a sum of a data voltage and the feedthrough voltage (Vdata+Vfeedthrough), and due to turned-on of the threshold voltage extraction transistor M4, a voltage of the node N3 is equal to a voltage of the node N1, and the voltage of the node N1 is Vdata+Vfeedthrough−Vth.
In a stage T3, i.e., in a light emitting stage, a light emission control signal, which is a low level signal, is written to the light emission control signal terminal EM, so that the first light emission control transistor M1 and the second light emission control transistor M6 are turned on, at this time, the voltage of the node N2 is the second power voltage VDD, and since the voltage of the node N1 is Vdata+Vfeedthrough−Vth, a current for driving the light emitting device OLED to emit light is Ids, and Ids, is calculated according to the following formula.
K1/2×Cox×W/L×mobility, in the present example, K is a constant value.
The feedthrough voltage of the switching transistor M2 in the pixel circuit shown in
Where Cox is an capacitance per unit area of the gate insulating layer of the switching transistor M2, VGH is a voltage value of the scan signal when the scan signal is at a high level, VGL is a voltage value of the scan signal when the scan signal is at a low level, VTH is the threshold voltage of the switching transistor M2, W is a channel width of the switching transistor M2, L is a channel length of the switching transistor M2, CgdM1 is a gate-drain parasitic capacitance of the first light emission control transistor M1, CgdM2 is a gate-drain parasitic capacitance of the switching transistor M2, CgdM6 is a gate-drain parasitic capacitance of the second light emission control transistor M6, and Cst is a capacitance value of the storage capacitor Cst.
In the present embodiment, since the compensation capacitor Cc is added, the feedthrough voltage of the switching transistor M2 can be calculated by the following calculation formula.
Where Cc is a capacitance value of the compensation capacitor Cc.
It can be seen that, since the compensation capacitor Cc is added, the feedthrough voltage of the switching transistor M2 in the present embodiment is significantly reduced, and therefore, in the display panel to which the pixel circuit of the present embodiment is applied, since the feedthrough voltage of the switching transistor M2 in each pixel circuit is reduced, the difference between feedthrough voltages of the switching transistors M2 at different positions can be greatly reduced, and the problem of non-uniform display of the display panel can be effectively improved.
An embodiment of the present disclosure also provides a pixel circuit, as shown in
An embodiment of the present disclosure also provides a pixel circuit, as shown in
In fact, in the pixel circuit of the embodiment of the present disclosure, the first terminal of the compensation capacitor Cc included in the compensation unit 4 is coupled to the node N2 (i.e., the drain of the switching transistor M2), and the second terminal of the compensation capacitor Cc only needs to be coupled to a terminal or a line that supplies a constant voltage during a period (including T2 and T3) from a timing when the switching transistor M2 starts to be turned on to a timing when the display of the current frame ends.
An embodiment of the present disclosure also provides a display device including any one of the pixel circuits provided by the embodiments of the present disclosure.
The display device in this embodiment may include any product or component having a display function, such as an OLED display panel, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, and a navigator.
Since the display device of the present embodiment includes the pixel circuit of the embodiment of the disclosure, the uniformity of the image displayed by the display device is greatly improved.
It is to be understood that the above embodiments are merely exemplary embodiments employed for illustrating the principles of the technical solutions of the present disclosure, and the present disclosure is not limited thereto. It will be apparent to those skilled in the art that various changes and modifications can be made therein without departing from the spirit of the disclosure, and these changes and modifications should also be construed as falling within the scope of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201810645427.5 | Jun 2018 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2019/091075 | 6/13/2019 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2019/242557 | 12/26/2019 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
7009591 | Shibusawa | Mar 2006 | B2 |
7652649 | Huang | Jan 2010 | B2 |
10373557 | Zhu et al. | Aug 2019 | B2 |
10431153 | Gao | Oct 2019 | B2 |
10621922 | Oh et al. | Apr 2020 | B2 |
20040056604 | Shih | Mar 2004 | A1 |
20050007307 | Aoki | Jan 2005 | A1 |
20080174583 | Lee | Jul 2008 | A1 |
20090225012 | Choi | Sep 2009 | A1 |
20100007651 | Kim | Jan 2010 | A1 |
20100194716 | Park | Aug 2010 | A1 |
20110148855 | Kim et al. | Jun 2011 | A1 |
20120274615 | Ochi | Nov 2012 | A1 |
20130257839 | Hyeon et al. | Oct 2013 | A1 |
20150138181 | Hwang | May 2015 | A1 |
20160284276 | Gupta | Sep 2016 | A1 |
20190096322 | Gao | Mar 2019 | A1 |
20190114960 | Lee | Apr 2019 | A1 |
Number | Date | Country |
---|---|---|
1652185 | Aug 2005 | CN |
1698087 | Nov 2005 | CN |
1804710 | Jul 2006 | CN |
104409042 | Mar 2015 | CN |
104715714 | Jun 2015 | CN |
106558287 | Apr 2017 | CN |
106971697 | Jul 2017 | CN |
107274830 | Oct 2017 | CN |
107424564 | Dec 2017 | CN |
107644619 | Jan 2018 | CN |
107767819 | Mar 2018 | CN |
108172173 | Jun 2018 | CN |
108777130 | Nov 2018 | CN |
Entry |
---|
Office Action dated Sep. 3, 2019 issued in corresponding Chinese Application No. 201810645427.5. |
Office Action dated May 28, 2020 issued in corresponding Chinese Application No. 201810645427.5. |
Number | Date | Country | |
---|---|---|---|
20210335260 A1 | Oct 2021 | US |