This application claims priority to and the benefit of Korean Patent Application No. 10-2021-0090007, filed Jul. 8, 2021, Korean Patent Application No. 10-2021-0174815, filed Dec. 8, 2021, and Korean Patent Application No. 10-2022-0069554, filed Jun. 8, 2022, the disclosure of each of which is incorporated herein by reference in its entirety.
The present disclosure relates to a pixel circuit and a display panel including the same.
Display devices include a liquid crystal display (LCD) device, an electroluminescence display device, a field emission display (FED) device, a plasma display panel (PDP), and the like.
Electroluminescent display devices are divided into inorganic light emitting display devices and organic light emitting display devices according to a material of a light emitting layer. An active-matrix type organic light emitting display device reproduces an input image using a self-emissive element which emits light by itself, for example, an organic light emitting diode (hereinafter referred to as an “OLED”). An organic light emitting display device has advantages in that a response speed is fast, luminous efficiency and luminance are high, and a viewing angle is large.
Some display devices, for example, a liquid crystal display device or an organic light emitting display device, include a display panel including a plurality of sub-pixels, a driver outputting a driving signal for driving the display panel, a power supply generating power to be supplied to the display panel or the driver, and the like. The driver includes a gate driver that supplies a scan signal or a gate signal to the display panel, and a data driver that supplies a data signal to the display panel.
Each of a plurality of pixels includes a driving element that controls a driving current flowing through an organic light emitting diode (OLED) according to a voltage (Vgs) between a gate electrode and a source electrode. Electrical characteristics of the driving element may deteriorate with the lapse of a driving time, thus varying for each pixel. Therefore, an OLED display compensates for deterioration of the driving element through an internal compensation scheme or an external compensation scheme.
However, a loss in a data voltage may occur due to the influence of a parasitic capacitance generated in circuit wirings constituting the pixels and other circuit elements. Thus, a data transfer rate may decrease.
Accordingly, embodiments of the present disclosure are directed to a pixel circuit and a display panel including the same that substantially obviate one or more problems due to limitations and disadvantages of the related art.
It should be noted that aspects of the present disclosure are not limited to the above-described aspects. Additional features and aspects will be set forth in part in the description that follows, and in part will become apparent from the description, or may be learned by practice of the inventive concepts provided herein. Other features and aspects of the inventive concepts may be realized and attained by the structure particularly pointed out in, or derivable from, the written description, the claims hereof, and the appended drawings.
To achieve these and other aspect of the inventive concepts, as embodied and broadly described herein, a pixel circuit may include: a driving element including a gate connected to a first node to which a data voltage is configured to be applied, a first electrode connected to a high-potential voltage line, and a second electrode connected to a second node; a first switch element connected between the second node and a third node; a second switch element connected between the second node and a fourth node; a third switch element connected between the fourth node and a reference voltage line; a first capacitor connected between the first node and the third node; and a second capacitor connected between the third node and the fourth node.
In another aspect, a display panel may include a plurality of pixels configured to display an input image corresponding to a data voltage, each of the plurality of pixels including the above pixel circuit.
According to the present disclosure, it is possible to sufficiently compensate for a reduction in a threshold voltage of the driving element due to boosting loss by sensing a threshold voltage of a driving element twice or more, so that compensation performance by internal compensation can be improved.
The present disclosure can improve image quality by sufficiently compensating for a reduction in a threshold voltage of the driving element due to boosting loss and thus reducing a threshold voltage deviation of a driving element between pixels.
The effects of the present disclosure are not limited to the above-mentioned effects, and other effects that are not mentioned may be apparent to or understood by those skilled in the art from the following description and the appended claims.
It is to be understood that both the foregoing general description and the following detailed description of the present disclosure are exemplary and explanatory and are intended to provide further explanation of the inventive concepts as claimed.
The accompanying drawings, which are included to provide a further understanding of the disclosure and are incorporated in and constitute a part of this specification, illustrate embodiments of the disclosure and together with the description serve to explain the principles of the disclosure. In the drawings:
Advantages and features of the present disclosure, and implementation methods thereof will be clarified through following example embodiments described with reference to the accompanying drawings. The present disclosure may, however, be embodied in different forms and should not be construed as limited to the example embodiments set forth herein. Rather, these example embodiments are provided so that this disclosure may be sufficiently thorough and complete to assist those skilled in the art to fully understand the scope of the present disclosure. Further, the protected scope of the present disclosure is defined by claims and their equivalents.
The shapes, sizes, ratios, angles, numbers, and the like, which are illustrated in the drawings to describe various example embodiments of the present disclosure, are merely given by way of example. Therefore, the present disclosure is not limited to the illustrations in the drawings. The same or similar elements are designated by the same reference numerals throughout the specification unless otherwise specified.
In the following description, where the detailed description of the relevant known function or configuration may unnecessarily obscure an important point of the present disclosure, a detailed description of such known function or configuration may be omitted.
In the present specification, where the terms “comprise,” “have,” “include,” and the like are used, one or more other elements may be added unless the term, such as “only,” is used. An element described in the singular form is intended to include a plurality of elements, and vice versa, unless expressly stated otherwise or the context clearly indicates otherwise.
In construing an element, the element is to be construed as including an ordinary error or tolerance range even where no explicit description of such an error or tolerance range is provided.
In the description of the various embodiments of the present disclosure, where positional relationships are described, for example, where the positional relationship between two parts is described using “on,” “over,” “under,” “above,” “below,” “beside,” “next,” or the like, one or more other parts may be located between the two parts unless a more limiting term, such as “immediate(ly),” “direct(ly),” or “close(ly)” is used. For example, where an element or layer is disposed “on” another element or layer, a third layer or element may be interposed therebetween.
Although the terms “first,” “second,” and the like may be used herein to describe various elements, the elements should not be limited by these terms as they are not used to define a particular order, precedence, or number of the corresponding elements. These terms are used only to identify one element from another. For example, a first element could be termed a second element, and similarly, a second element could be termed a first element, without departing from the scope of the present disclosure.
The same reference numerals may refer to substantially the same elements throughout the present disclosure unless otherwise specified.
Features of various embodiments of the present disclosure may be partially or entirely coupled to or combined with each other. They may be linked and operated technically in various ways as those skilled in the art can sufficiently understand. The embodiments may be carried out independently of or in association with each other in various combinations.
Reference will now be made in detail to embodiments of the present disclosure, examples of which may be illustrated in the accompanying drawings.
As illustrated in
The light emitting element EL may emit light by a current applied through a channel of the driving element DT according to a gate-source voltage Vgs of the driving element DT that varies according to a data voltage Vdata. The light emitting element EL may be implemented as an OLED including an organic compound layer formed between an anode and a cathode. The organic compound layer may include, but is not limited to, a hole injection layer (HIL), a hole transport layer (HTL), a light emitting layer (EML), an electron transport layer (ETL), and an electron injection layer (EIL). The anode of the light emitting element EL may be connected to the driving element DT through a third node n3, and the cathode of the light emitting element EL may be connected to a second power line to which a low-potential power voltage EVSS is applied.
An organic light emitting diode (OLED) used as the light emitting element EL may have a tandem structure in which a plurality of light emitting layers are stacked. The organic light emitting diode having the tandem structure may improve the luminance and lifespan of the pixel.
The driving element DT may drive the light emitting element EL by supplying a current to the light emitting element EL according to the gate-source voltage Vgs. The driving element DT may include a gate connected to a first node n1, a first electrode (or a drain) connected to a first power line to which a high-potential power voltage EVDD is applied, and a second electrode (or a source) connected to a second node n2.
A first switch element M01 may be turned on according to a gate-on voltage of a first gate signal GATE1 and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The first switch element M01 may include a gate connected to a first gate line to which the first gate signal GATE1 is applied, a first electrode connected to the second node n2, and a second electrode connected to a third node n3.
A second switch element M02 may be turned on according to a gate-on voltage of a second gate signal GATE2 and connect the second node n2 connected to the second electrode of the driving element DT to a fourth node n4. The second switch element M02 may include a gate connected to a second gate line to which the second gate signal GATE2 is applied, a first electrode connected to the second node n2, and a second electrode connected to the fourth node n4.
A third switch element M03 may be turned on according to a gate-on voltage of a third gate signal GATE3 and connect the fourth node n4 to a reference voltage line. The third switch element M03 may include a gate connected to a third gate line to which the third gate signal GATE3 is applied, a first electrode connected to the fourth node n4, and a second electrode connected to the reference voltage line to which a reference voltage VREF is applied.
The first capacitor Cst may be connected between the first node n1 and the third node n3. The first capacitor Cst may charge the gate-source voltage Vgs of the driving element DT. As shown in
In this case, the voltage of the third node n3 is denoted by a solid line and a dotted line. This is to indicate a deviation of the threshold voltage Vth of the driving element DT, for example, a deviation between a solid line with Vth=0V and a dotted line with Vth=1V.
The second capacitor Cdual may be connected between the third node n3 and the fourth node n4. The second capacitor Cdual may transfer a predetermined compensation voltage α to the third node n3. As shown in
In this case, the compensation voltage α is a value for compensating for a boosting loss occurring in the boosting process. The compensation voltage α may vary depending on the time of the second sensing period.
As illustrated in
A first switch element M01 may be turned on according to a gate-on voltage of an EM signal EM and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The first switch element M01 may include a gate connected to a first gate line to which the EM signal is applied, a first electrode connected to the second node n2, and a second electrode connected to a third node n3.
A second switch element M02 may be turned on according to a gate-on voltage of a first sensing signal SENSE1 and connect the second node n2 connected to the second electrode of the driving element DT to a fourth node n4. The second switch element M02 may include a gate connected to a second gate line to which the first sensing signal SENSE1 is applied, a first electrode connected to the second node n2, and a second electrode connected to the fourth node n4.
A third switch element M03 may be turned on according to a gate-on voltage of a second sensing signal SENSE2 and connect the fourth node n4 to a reference voltage line to apply a reference voltage VREF. The third switch element M03 may include a gate connected to a third gate line to which the second sensing signal SENSE2 is applied, a first electrode connected to the fourth node n4, and a second electrode connected to the reference voltage line to which the reference voltage VREF is applied.
A fourth switch element M04 may be turned on according to a gate-on voltage of a third sensing signal SENSE3 and connect the reference voltage line to the third node n3 to apply the reference voltage. The fourth switch element M04 includes a gate connected to a fourth gate line to which the third sensing signal SENSE3 is applied, a first electrode connected to the third node n3, and a second electrode connected to the reference voltage line to which the reference voltage VREF is applied.
A fifth switch element M05 may apply an initialization voltage Vinit in response to an initialization signal INIT. In this case, the initialization voltage Vinit may be applied to the first node n1 through an initialization voltage line. The fifth switch element M05 may include a gate to which the initialization signal INIT is applied, a first electrode connected to the initialization voltage line, and a second electrode connected to the first node n1.
A sixth switch element M06 may be turned on according to a gate-on voltage of a scan signal SCAN and connect a data voltage line to the first node n1 to apply a data voltage Vdata. The sixth switch element M06 may include a gate connected to a fifth gate line to which the scan signal SCAN is applied, a first electrode connected to the data voltage line to which the data voltage Vdata is applied, and a second electrode connected to the first node n1.
As shown in
In the second sensing period, the second switch element M02 and the fifth switch element M05 are turned on, and the first switch element M01, the third switch element M03, the fourth switch element M04, and the sixth switch element M06 are turned off.
As shown in
As shown in
The voltage of the third node n3 has a deviation of ΔVth due to a current flowing through the driving element DT. The source voltage Vs of the driving element DT may rise to the difference Vg−Vth, which is a difference between the gate voltage Vg and the threshold voltage Vth. At this time, the threshold voltage may be stored in the first capacitor Cst and be primarily compensated.
As shown in
In this case, although
The voltages of the second and fourth nodes n2 and n4 also have a deviation of ΔVth due to a current flowing through the driving element DT, and the compensation voltage α is transferred to the third node n3 through the second capacitor Cdual. Therefore, the source voltage Vs of the driving element DT may rise to Vg−(Vth+α), which is a difference between the gate voltage Vg and the threshold voltage Vth+α. At this time, the threshold voltage may be stored in the first capacitor Cst and be secondarily compensated.
As shown in
The data voltage Vdata is applied to the first node n1 through the sixth switch element M06, and thereby the voltage of the first node n1 increases. The voltage of the first node n1 rises to Vdata from Vinit.
As shown in
The voltage of the third node increases due to a current flowing through the driving element DT, and the gate node of the driving element DT (i.e., the first node n1) is in a floating state. Thus, a change in the voltage of the third node n3 is transferred to the first node n1 by the first capacitor Cst. At this time, 100% of the voltage change at the third node n3 should be transferred to the first node n1 by the first capacitor Cst. However, the voltage change is not transmitted up to 100% due to the effect of a parasitic capacitor formed at the gate node, thus causing a boosting loss. In the example embodiment, the threshold voltage including the compensation corresponding to the boosting loss may be stored in the first capacitor Cst, so that the boosting loss can be offset. That is, the voltage of the third node may become Vth+α−β.
The compensation voltage may vary depending on a ratio of a capacitance of the first capacitor Cst to a capacitance of the second capacitor Cdual. Values of the first and second capacitors may be preset. A principle of setting the values of the first and second capacitors will be described as follows.
An equation for compensating for the boosting loss of the threshold voltage Vth is Equation 1 below.
Here, α is a compensation voltage, and BLOSS is a boosting loss rate.
In Equation 1, the compensation voltage α and the boosting loss rate BLOSS are as shown in Equations 2 and 3 below.
Here, Cst is a first capacitor, Cdual is a second capacitor, and Cpara is a parasitic capacitor.
Applying Equations 2 and 3 to Equation 1, Equation 1 may be arranged as Equation 4 below.
By dividing the left and right sides of Equation 4 by Vth and rearranging them, Equation 5 below may be obtained.
By rearranging Equation 5 to calculate the value of the second capacitor, that is, Cdual, Equation 6 below may be obtained.
Accordingly, in the example embodiment, the value of the second capacitor Cdual may be set based on Equation 6 above. As shown in Equation 6, the value of the second capacitor Cdual may vary depending on the value of the first capacitor Cst. By using the values of the first and second capacitors, the compensation voltage can be obtained from Equation 2.
As illustrated in
A seventh switch element M07 may be turned on according to a gate-on voltage of an EM signal EM and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The seventh switch element M07 may include a gate connected to a first gate line to which the EM signal is applied, a first electrode connected to a third node n3, and a second electrode connected to the anode of the light emitting element EL.
The seventh switch element M07 may be turned off according to a gate-off voltage of the EM signal EM together with the first switch element M01, thereby reducing a deviation of Coled shown in Equation 2 above.
The third capacitor C3 may be connected between the third node n3 and a second high-potential voltage line to which a high-potential voltage EVDD is applied. The third capacitor C3 may suppress a voltage increase of the source node of the driving element DT (i.e., the second node n2) when the data voltage Vdata is applied.
As illustrated in
A first switch element M01 may be turned on according to a gate-on voltage of an EM signal EM and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The first switch element M01 may include a gate connected to a first gate line to which the EM signal is applied, a first electrode connected to the second node n2, and a second electrode connected to a third node n3.
A second switch element M02 may be turned on according to a gate-on voltage of a scan signal SCAN and connect the second node n2 connected to the second electrode of the driving element DT to a fourth node n4. The second switch element M02 may include a gate connected to a second gate line to which the scan signal SCAN is applied, a first electrode connected to the second node n2, and a second electrode connected to the fourth node n4.
A third switch element M03 may be turned on according to a gate-on voltage of an initialization signal INIT and connect the fourth node n4 to a reference voltage line to apply a reference voltage VREF. The third switch element M03 may include a gate connected to a third gate line to which the initialization signal INIT is applied, a first electrode connected to the fourth node n4, and a second electrode connected to the reference voltage line to which the reference voltage VREF is applied.
A fourth switch element M04 may be turned on according to a gate-on voltage of a sensing signal SENSE and connect the reference voltage line to the third node n3 to apply the reference voltage VREF. The fourth switch element M04 may include a gate connected to a fourth gate line to which the sensing signal SENSE is applied, a first electrode connected to the third node n3, and a second electrode connected to the reference voltage line to which the reference voltage VREF is applied.
A fifth switch element M05 may apply an initialization voltage Vinit in response to an initialization signal INIT. In this case, the initialization voltage Vinit may be applied to the first node n1 through an initialization voltage line. The fifth switch element M05 may include a gate to which the initialization signal INIT is applied, a first electrode connected to the initialization voltage line to which the initialization voltage Vinit is applied, and a second electrode connected to the first node n1.
A sixth switch element M06 may be turned on according to a gate-on voltage of a scan signal SCAN and connect a data voltage line to the first node n1 to apply a data voltage Vdata. The sixth switch element M06 may include a gate connected to the second gate line to which the scan signal SCAN is applied, a first electrode connected to the data voltage line to which the data voltage Vdata is applied, and a second electrode connected to the first node n1.
As shown in
In the writing and second sensing period, the second switch element M02 and the fifth switch element M05 are turned on, and the first switch element M01, the third switch element M03, the fourth switch element M04, and the sixth switch element M06 are turned off.
As shown in
As shown in
The voltage of the third node n3 has a deviation of ΔVth due to a current flowing through the driving element DT, and the source voltage Vs of the driving element DT may rise to the difference Vg−Vth, which is a difference between the gate voltage Vg and the threshold voltage Vth. At this time, the threshold voltage may be stored in the first capacitor Cst and be primarily compensated.
As shown in
The data voltage Vdata is applied to the first node n1 through the sixth switch element M06, and thereby the voltage of the first node n1 increases. The voltage of the first node n1 rises to Vdata from Vinit.
The voltages of the second and fourth nodes n2 and n4 also have a deviation of ΔVth due to a current flowing through the driving element DT, and the compensation voltage α is transferred to the third node n3 through the second capacitor Cdual. Therefore, the source voltage Vs of the driving element DT may rise to Vg−(Vth+α), which is a difference between the gate voltage Vg and the threshold voltage Vth+α. At this time, the threshold voltage Vth+α may be stored in the first capacitor Cst and be secondarily compensated.
As shown in
The voltage of the third node increases due to a current flowing through the driving element DT, and the gate node of the driving element DT (i.e., the first node n1) is in a floating state. Accordingly, a change in the voltage of the third node n3 is transferred to the first node n1 by the first capacitor Cst. At this time, 100% of the voltage change at the third node n3 should be transferred to the first node n1 by the first capacitor Cst. However, the voltage change is not transmitted up to 100% due to the effect of a parasitic capacitor formed at the gate node, thus causing a boosting loss. In the example embodiment, the threshold voltage including the compensation corresponding to the boosting loss may be stored in the first capacitor Cst, so that the boosting loss can be offset. That is, the voltage of the third node may become Vth+α−β.
As illustrated in
A seventh switch element M07 may be turned on according to a gate-on voltage of an EM signal EM and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The seventh switch element M07 may include a gate connected to a first gate line to which the EM signal is applied, a first electrode connected to a third node n3, and a second electrode connected to the anode of the light emitting element EL.
The seventh switch element M07 may be turned off according to a gate-off voltage of the EM signal EM together with the first switch element M01, thereby reducing a deviation of Coled shown in Equation 2 above.
The third capacitor C3 may be connected between the third node n3 and a second high-potential voltage line to which a high-potential voltage EVDD is applied. The third capacitor C3 may suppress a voltage increase of the source node of the driving element DT (i.e., the second node n2) when the data voltage Vdata is applied.
As illustrated in
A first switch element M01 may be turned on according to a gate-on voltage of an EM signal EM and connect the second electrode of the driving element DT to the anode of the light emitting element EL. The first switch element M01 may include a gate connected to a first gate line to which the EM signal is applied, a first electrode connected to the second node n2, and a second electrode connected to a third node n3.
A second switch element M02 may be turned on according to a gate-on voltage of a first sensing signal SENSE1 and connect the second node n2 connected to the second electrode of the driving element DT to a fourth node n4. The second switch element M02 may include a gate connected to a second gate line to which the first sensing signal SENSE1 is applied, a first electrode connected to the second node n2, and a second electrode connected to the fourth node n4.
A third switch element M03 may be turned on according to a gate-on voltage of a second sensing signal SENSE2 and connect the fourth node n4 to a reference voltage line to apply a reference voltage VREF. The third switch element M03 may include a gate connected to a third gate line to which the second sensing signal SENSE2 is applied, a first electrode connected to the fourth node n4, and a second electrode connected to the reference voltage line to which the reference voltage VREF is applied.
A fifth switch element M05 may apply an initialization voltage Vinit in response to an initialization signal INIT. In this case, the initialization voltage Vinit may be applied to the first node n1 through an initialization voltage line. The fifth switch element M05 may include a gate to which the initialization signal INIT is applied, a first electrode connected to the initialization voltage line to which the initialization voltage Vinit is applied, and a second electrode connected to the first node n1.
A sixth switch element M06 may be turned on according to a gate-on voltage of a scan signal SCAN and connect a data voltage line to the first node n1 to apply a data voltage Vdata. The sixth switch element M06 may include a gate connected to the second gate line to which the scan signal SCAN is applied, a first electrode connected to the data voltage line to which the data voltage Vdata is applied, and a second electrode connected to the first node n1.
As shown in
In the second sensing period, the second switch element M02 and the fifth switch element M05 are turned on, and the first switch element M01, the third switch element M03, and the sixth switch element M06 are turned off.
The pixel circuit according to the sixth example embodiment may have a configuration similar to that of the pixel circuit according to the second example embodiment but with the fourth switch element M04 is removed from the pixel circuit. Thus, an additional design area can be secured by removing the switch fourth switch element M04.
It is to be noted that, although
As shown in
For example, simulation conditions using the example pixel circuit of
Accordingly, using the pixel circuit according to the example embodiment, the threshold voltage deviation of the driving element DT between pixels may be compensated for through sensing the threshold voltage twice or more, and thus the image quality may be improved.
As illustrated in
The display panel 100 may include a pixel array AA that is configured to display an input image. The pixel array AA may include a plurality of data lines 102, a plurality of gate lines 103 intersecting with the data lines 102, and pixels 101 arranged in a matrix form.
The pixel array AA may include a plurality of pixel lines L1 to Ln. Each of the pixel lines L1 to Ln may include one line of pixels arranged along a line direction X in the pixel array AA of the display panel 100. Pixels arranged in one pixel line may share a corresponding one of the gate lines 103. Sub-pixels arranged in a column direction Y along a data line direction may share the same data line 102. One horizontal period 1H may be a time period obtained by dividing one frame period by the total number of pixel lines L1 to Ln.
Touch sensors may be disposed on the display panel 100. A touch input may be sensed using separate touch sensors or may be sensed through pixels. The touch sensors may be disposed as an on-cell type or an add-on type on the screen of the display panel 100 or be implemented as in-cell type touch sensors embedded in the pixel array AA.
The display panel 100 may be implemented as a flexible display panel. The flexible display panel may be made of a plastic OLED panel. An organic thin film may be disposed on a back plate of the plastic OLED panel, and the pixel array AA may be formed on the organic thin film.
The back plate of the plastic OLED may be a polyethylene terephthalate (PET) substrate. The organic thin film may be formed on the back plate. The pixel array AA and a touch sensor array may be formed on the organic thin film. The back plate may block moisture permeation so that the pixel array AA is not exposed to humidity. The organic thin film may be a thin Polyimide (PI) film substrate. A multi-layered buffer film may be formed of an insulating material (not shown) on the organic thin film. A number of lines may be formed on the organic thin film to supply power or other signals applied to the pixel array AA and the touch sensor array.
To implement color, each of the pixels may be divided into a red sub-pixel (hereinafter referred to as “R sub-pixel”), a green sub-pixel (hereinafter referred to as “G sub-pixel”), and a blue sub-pixel (hereinafter referred to as “B sub-pixel”). Each of the pixels may further include a white sub-pixel. Each of the sub-pixels 101 may include a pixel circuit connected to the corresponding data line 102 and the corresponding gate line 103.
Each of the pixels may be implemented with any of the example pixel circuits shown in
Hereinafter, a pixel may be interpreted as having the same meaning as a sub-pixel.
As shown in
The circuit layer 12 may include a pixel circuit connected to wirings such as a data line, a gate line, and a power line, a gate driver (GIP) connected to the gate lines, a de-multiplexer array 112, a circuit (not shown) for auto probe inspection, and the like. The wirings and circuit elements of the circuit layer 12 may include a plurality of insulating layers, two or more metal or conductive layers separated from one another with the insulating layer therebetween, and an active layer including a semiconductor material. All transistors formed in the circuit layer 12 may be implemented as oxide TFTs having an n-channel type oxide semiconductor, but the present disclosure is not limited thereto.
The light emitting element layer 14 may include a light emitting element EL driven by a pixel circuit. The light emitting element EL may include a red (R) light emitting element, a green (G) light emitting element, and a blue (B) light emitting element. The light emitting element layer 14 may include a white light emitting element and a color filter. The light emitting elements EL of the light emitting element layer 14 may be covered by a protective layer including an organic film and a passivation film.
The encapsulation layer 16 may cover the light emitting element layer 14 to seal the circuit layer 12 and the light emitting element layer 14. The encapsulation layer 16 may have a multilayered insulating structure in which an organic film and an inorganic film are alternately stacked. The inorganic film may block penetration of moisture and oxygen. The organic film may planarize the surface of the inorganic film. When the organic film and the inorganic film are stacked in multiple layers, a movement path of moisture or oxygen becomes longer compared to a single layer, so that penetration of moisture and oxygen affecting the light emitting element layer 14 can be effectively blocked.
A touch sensor layer (not shown) may be disposed on the encapsulation layer 16. The touch sensor layer may include capacitive type touch sensors that sense a touch input based on a change in capacitance before and after the touch input. The touch sensor layer may include metal or conductive wiring patterns and insulating layers forming the capacitance of the touch sensors. The capacitance of the touch sensor may be formed between the metal or conductive wiring patterns. A polarizing plate (not shown) may be disposed on the touch sensor layer. The polarizing plate may improve visibility and contrast ratio by converting the polarization of external light reflected by metal of the touch sensor layer and the circuit layer 12. The polarizing plate may be implemented as a polarizing plate in which a linear polarizing plate and a phase delay film are bonded, or may be implemented as a circular polarizing plate. A cover glass may be adhered to the polarizing plate.
The display panel 100 may further include a touch sensor layer and a color filter layer (not shown) stacked on the encapsulation layer 16. The color filter layer may include red, green, and blue color filters and a black matrix pattern. The color filter layer may replace the polarizing plate and increase the color purity by absorbing a part of the wavelength of light reflected from the circuit layer and the touch sensor layer. In this example embodiment, by applying the color filter layer having a higher light transmittance than the polarizing plate to the display panel, the light transmittance of the display panel 100 can be improved, and the thickness and flexibility of the display panel 100 can be improved. A cover glass (not shown) may be adhered on the color filter layer.
The power supply 140 may generate DC power required for driving the pixel array AA and the display panel driving circuit of the display panel 100 by using a DC-DC converter. The DC-DC converter may include a charge pump, a regulator, a buck converter, a boost converter, and the like. The power supply 140 may adjust a DC input voltage from a host system (not shown) and thereby generate DC voltages, such as a gamma reference voltage VGMA, gate-on voltages VGH and VEH, gate-off voltages VGL and VEL, a pixel driving voltage EVDD, and a pixel low-potential power supply voltage EVSS. The gamma reference voltage VGMA may be supplied to a data driver 110. The gate-on voltages VGH and VEH and the gate-off voltages VGL and VEL may be supplied to a gate driver 120. The pixel driving voltage EVDD and the pixel low-potential power supply voltage EVSS may be commonly supplied to the pixels.
The display panel driving circuit may write pixel data (digital data) of an input image to the pixels of the display panel 100 under the control of a timing controller (TCON) 130.
The display panel driving circuit may include the data driver 110 and the gate driver 120.
A de-multiplexer (DEMUX) 112 may be disposed between the data driver 110 and the data lines 102. The de-multiplexer 112 may sequentially connect one channel of the data driver 110 to the plurality of data lines 102 and distribute in a time division manner the data voltage outputted from one channel of the data driver 110 to the data lines 102, thereby reducing the number of channels of the data driver 110. The de-multiplexer array 112 may be omitted. In this case, output buffers of the data driver 110 may be directly connected to the data lines 102.
The display panel driving circuit may further include a touch sensor driver for driving the touch sensors. The touch sensor driver is not illustrated in
The data driver 110 may generate a data voltage Vdata by converting pixel data of an input image received from the timing controller 130 with a gamma compensation voltage every frame period by using a digital to analog converter (DAC). The gamma reference voltage VGMA may be divided for respective gray scales through a voltage divider circuit. The gamma compensation voltage divided from the gamma reference voltage VGMA may be provided to the DAC of the data driver 110. The data voltage Vdata may be outputted through the output buffer in each of the channels of the data driver 110.
In the data driver 110, the output buffer included in one channel may be connected to adjacent data lines 102 through the de-multiplexer array 112. The de-multiplexer array 112 may be formed directly on the substrate of the display panel 100 or be integrated into one drive IC together with the data driver 110.
The gate driver 120 may be implemented as a gate in panel (GIP) circuit formed directly on a bezel BZ area of the display panel 100 together with the TFT array of the pixel array AA. The gate driver 120 may sequentially output gate signals to the gate lines 103 under the control of the timing controller 130. The gate driver 120 may sequentially supply the gate signals to the gate lines 103 by shifting the gate signals using a shift register.
The gate signal may include a scan signal for selecting pixels of a line in which data is to be written in synchronization with the data voltage, and an EM signal defining an emission time of pixels charged with the data voltage.
The gate driver 120 may include a scan driver 121, an EM driver 122, and an initialization driver 123.
The scan driver 121 may output a scan signal SCAN in response to a start pulse and a shift clock from the timing controller 130 and may shift the scan signal SCAN according to the shift clock timing. The EM driver 122 may output an EM signal EM in response to a start pulse and a shift clock from the timing controller 130 and may sequentially shift the EM signal EM according to the shift clock. The initialization driver 123 may output an initialization signal INIT in response to a start pulse and a shift clock from the timing controller 130 and may shift the initialization signal INIT according to the shift clock timing. Therefore, the scan signal SCAN, the EM signal EM, and the initialization signal INIT may be sequentially supplied to the gate lines 103 of the pixel lines L1 to Ln, respectively. In case of a bezel-free model, at least some of the transistors constituting the gate driver 120 and clock wirings may be dispersedly disposed in the pixel array AA.
The timing controller 130 may receive, from a host system (not shown), digital video data of an input image and a timing signal synchronized therewith. The timing signal may include a vertical synchronization signal Vsync, a horizontal synchronization signal Hsync, a main clock CLK, a data enable signal DE, and the like. Because a vertical period and a horizontal period can be known by counting the data enable signal DE, the vertical synchronization signal Vsync and the horizontal synchronization signal Hsync may be omitted. The data enable signal DE may have a cycle of one horizontal period (1H).
The host system may be any one of a television (TV) system, a set-top box, a navigation system, a personal computer (PC), a home theater system, a vehicle system, and a mobile device system, but the present disclosure is not limited thereto.
The timing controller 130 may multiply an input frame frequency by i and control the operation timing of the display panel driving circuit with a frame frequency of the input frame frequency×i Hz, where i is a positive integer greater than 0. For example, the input frame frequency is 60 Hz in the NTSC (National Television Standards Committee) scheme and 50 Hz in the PAL (Phase-Alternating Line) scheme.
Based on the timing signals Vsync, Hsync, and DE received from the host system, the timing controller 130 may generate a data timing control signal for controlling the operation timing of the data driver 110, MUX signals MUX1 and MUX2 for controlling the operation timing of the de-multiplexer array 112, and a gate timing control signal for controlling the operation timing of the gate driver 120.
The voltage level of the gate timing control signal outputted from the timing controller 130 may be converted into the gate-on voltages VGH and VEH and the gate-off voltages VGL and VEL through a level shifter (not shown) and then supplied to the gate driver 120. That is, the level shifter may convert a low-level voltage of the gate timing control signal into the gate-off voltages VGL and VEL and converts a high-level voltage of the gate timing control signal into the gate-on voltages VGH and VEH. The gate timing signal may include the start pulse and the shift clock.
Although the example embodiments of the present disclosure have been described in more detail with reference to the accompanying drawings, the present disclosure is not limited thereto and may be embodied in many different forms without departing from the technical concept of the present disclosure. Therefore, the example embodiments disclosed in the present disclosure are provided for illustrative purposes only and are not intended to limit the technical concept of the present disclosure. Therefore, it should be understood that the above-described example embodiments are illustrative in all aspects and do not limit the present disclosure.
It will be apparent to those skilled in the art that various modifications and variations can be made in the present disclosure without departing from the spirit or scope of the disclosures. Thus, it is intended that the present disclosure covers such modifications and variations of this disclosure, provided that they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2021-0090007 | Jul 2021 | KR | national |
10-2021-0174815 | Dec 2021 | KR | national |
10-2022-0069554 | Jun 2022 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
10192486 | He | Jan 2019 | B2 |
20080111804 | Choi | May 2008 | A1 |
20080224965 | Kim | Sep 2008 | A1 |
20090027310 | Kim | Jan 2009 | A1 |
20090146987 | Kim | Jun 2009 | A1 |
20090225011 | Choi | Sep 2009 | A1 |
20100020059 | Suh | Jan 2010 | A1 |
20100220091 | Choi | Sep 2010 | A1 |
20110102403 | Kim | May 2011 | A1 |
20120038606 | Kang | Feb 2012 | A1 |
20130162620 | Kim | Jun 2013 | A1 |
20150154906 | Chung | Jun 2015 | A1 |
20150170569 | Han | Jun 2015 | A1 |
20150302798 | Tan | Oct 2015 | A1 |
20150339973 | Wu | Nov 2015 | A1 |
20150371606 | Lee | Dec 2015 | A1 |
20160335954 | Hung | Nov 2016 | A1 |
20190304368 | Yang | Oct 2019 | A1 |
20200135091 | Kim | Apr 2020 | A1 |
20220208110 | Yu | Jun 2022 | A1 |
20220284860 | Lin | Sep 2022 | A1 |
Number | Date | Country |
---|---|---|
10-2017-0080981 | Jul 2017 | KR |
10-2020-0048652 | May 2020 | KR |
10-2244932 | Apr 2021 | KR |
Number | Date | Country | |
---|---|---|---|
20230008552 A1 | Jan 2023 | US |