This application claims priority to Korean Patent Application No. 10-2022-0030745, filed on Mar. 11, 2022, with the Korean Intellectual Property Office (KIPO), the entire contents of which are hereby incorporated by reference.
The present disclosure relates to a pixel circuit usable for a display panel, and more particularly, to a pixel circuit having an internal compensation structure, a driving method thereof, and a display panel having the same.
Most pixel circuits of light emitting devices for display such as organic light emitting diodes (OLEDs), micro light emitting diodes (micro-LEDs), and quantum dot LEDs (QLEDs) use a current driving method using semiconductor devices. The light emitting device includes various semiconductors such as an oxide semiconductor and an organic semiconductor as well as a silicon device as a semiconductor device. The current driving method refers to a method of adjusting the brightness of a light emitting device by adjusting the amount of current of a semiconductor device according to an input data voltage.
Most of the pixel circuits for light emitting devices use a current driving method. In the current driving method, the amount of current of a light emitting device is adjusted by adjusting an input voltage of a driving transistor of the pixel circuit. However, since the amount of current flowing through the light emitting device reacts sensitively to changes in electrical characteristics such as a threshold voltage and mobility of the driving transistor, a current difference occurs for each driving transistor.
Since this current difference appears as a difference in amount of light emitted from the pixel circuit, it is seen as a stain on a display panel, and therefore, most of the pixel circuits for the light emitting device require a compensation method for the driving transistor. In particular, recently, since panels requiring high pixels per inch (PPI) are mainly used, pixel circuits must be implemented in a narrow area, and thus it is difficult to implement a high-resolution display panel in a small area using a light emitting device due to an increase in electrical characteristic mismatch between driving transistors.
The present disclosure is directed to providing a pixel circuit capable of internal compensation, which can be effectively used in a large-area, high-resolution display panel such as a television, which is an output unit of an information technology (IT) device, as well as a small-area, high-resolution display panel such as a mobile display, a micro display, and the like, a driving method thereof, and a display panel having the same.
Also, the present disclosure is directed to providing a pixel circuit capable of internal compensation applicable to a light emitting device such as an organic light emitting diode (OLED), a micro light emitting diode (micro-LED), and a quantum dot LED (QLED), a driving method thereof, and a display panel having the same.
According to a first exemplary embodiment of the present disclosure, a pixel circuit, which is configured to supply a current to a light emitting device so that the light emitting device emits light of a desired grayscale, may comprise: a first transistor having a first terminal connected to a data line and to which a data signal is applied and a gate terminal connected to a scan line and to which a scan signal is applied; a third transistor having a gate terminal connected to a second terminal of the first transistor and a second terminal connected to the light emitting device; a capacitor having a second terminal commonly connected to the second terminal of the first transistor and the gate terminal of the third transistor; and a second transistor having a second terminal commonly connected to a first terminal of the capacitor and a first terminal of the third transistor, a first terminal connected to a first power supply voltage, and a gate terminal connected to an emission line to which an emission signal is applied.
In a pre-charge period of a single operation cycle period, the first transistor may be turned on by the scan signal, the second transistor may maintain a turned-on state by the emission signal, a gate voltage node of the third transistor may be charged with an initial voltage, and a source voltage node of the third transistor may be charged with the first power supply voltage.
In a threshold voltage sampling period following the pre-charge period of the single operation cycle period, the first transistor may maintain a turned-on state by the scan signal, the second transistor may be turned off by the emission signal, and the source voltage node may be discharged by a source follower until a voltage corresponding to a sum of absolute values of the initial voltage and the threshold voltage is reached or until the third transistor is turned off.
In a data input period following the threshold voltage sampling period of the single operation cycle period, the first transistor may maintain a turned-on state by the scan signal, the second transistor may maintain a turned-off state by the emission signal, the data signal may be applied to the gate terminal of the third transistor through the first transistor and the third transistor may maintain a turned-off state, coupling may occur by parasitic capacitors seen at the gate voltage node and the source voltage node, and the source voltage node may be charged with a source voltage reflecting the coupling by a data voltage supplied through the first transistor.
In a display period following the data input period of the single operation cycle period, the first transistor may be turned off by the scan signal, the second transistor may be turned on by the emission signal, the coupling may occur by the parasitic capacitors seen at the gate voltage node and the source voltage node, and a gate voltage of the gate voltage node may become a voltage reflecting two parasitic capacitor components at both ends of the capacitor by the first power supply voltage supplied through the second transistor.
A current flowing through the light emitting device according to the gate voltage may ha a coefficient having a sum of the capacitor and the parasitic capacitor as a denominator and the parasitic capacitor as a numerator in a threshold voltage component of the third transistor in an equation expressing the current.
The light emitting device may include at least one or more of an OLED, a micro-LED, and a QLED.
According to a second exemplary embodiment of the present disclosure, a method of driving a pixel circuit configured to supply a current to a light emitting device so that the light emitting device emits light of a desired grayscale may be provided. The pixel circuit may comprise: a first transistor having a first terminal connected to a data line and to which a data signal is applied and a gate terminal connected to a scan line and to which a scan signal is applied; a third transistor having a gate terminal connected to a second terminal of the first transistor and a second terminal connected to the light emitting device; a capacitor having a second terminal commonly connected to the second terminal of the first transistor and the gate terminal of the third transistor; and a second transistor having a second terminal commonly connected to a first terminal of the capacitor and a first terminal of the third transistor, a first terminal connected to a first power supply voltage, and a gate terminal connected to an emission line to which an emission signal is applied. The method may comprise: charging a gate voltage node of the third transistor with an initial voltage, and charging a source voltage node of the third transistor with the first power supply voltage; in a state in which the second transistor is turned off, discharging a source voltage of the source voltage node by a source follower until a voltage corresponding to a sum of absolute values of the initial voltage and the threshold voltage is reached or until the third transistor is turned off; and in a state in which the third transistor is turned off, when coupling occurs by parasitic capacitors seen at the gate voltage node and the source voltage node, charging the source voltage node with a source voltage reflecting the coupling between the capacitor and the parasitic capacitor by a data voltage supplied through the first transistor.
The method may further comprise: in a state in which the first transistor is turned off and the second transistor is turned on, when the coupling occurs by the parasitic capacitors seen at the gate voltage node and the source voltage node, causing a gate voltage of the gate voltage node to be a voltage reflecting the coupling by two parasitic capacitors of both ends of the capacitor by the first power supply voltage supplied through the second transistor.
The light emitting device may include at least one or more of an OLED, a micro-LED, and a QLED.
According to a third exemplary embodiment of the present disclosure, a display panel configured to output an image may comprise: a pixel unit in which a plurality of pixels are arranged; and a pixel circuit provided in a first pixel among the pixels, and configured to supply a current to a light emitting device so that the light emitting device belonging to the first pixel emits light of a desired grayscale, wherein the pixel circuit may comprise: a first transistor having a first terminal connected to a data line and to which a data signal is applied and a gate terminal connected to a scan line and to which a scan signal is applied; a third transistor having a gate terminal connected to a second terminal of the first transistor and a second terminal connected to the light emitting device; a capacitor having a second terminal commonly connected to the second terminal of the first transistor and the gate terminal of the third transistor; and a second transistor having a second terminal commonly connected to a first terminal of the capacitor and a first terminal of the third transistor, a first terminal connected to a first power supply voltage, and a gate terminal connected to an emission line to which an emission signal is applied.
The display panel may further comprise: a data driver configured to supply the data signal to the pixel unit; a gate driver configured to supply the scan signal to the pixel unit; and a timing controller configured to control operations of the data driver and the gate driver.
The data driver may apply, as the data signal, a pulse amplitude modulation (PAM) signal having a plurality of levels to the first terminal of the first transistor according to a grayscale required for the light emitting device coupled to each pixel.
The gate driver may apply, as the scan signal, a pulse width modulation (PWM) signal having a plurality of sub-frames in a single frame according to the grayscale to a control terminal of the first transistor, and a PAM signal of any one level selected from the PAM signal may be applied to the gate terminal of the third transistor configured to supply a grayscale current to the light emitting device during a corresponding sub-frame.
The number of output channels of a decoder provided in the data driver may be smaller than the number of grayscales that is expressed with predetermined bits.
In a pre-charge period of a single operation cycle period of the first pixel, the first transistor may be turned on by the scan signal, the second transistor may maintain a turned-on state by the emission signal, a gate voltage node of the third transistor may be charged with an initial voltage, and a source voltage node of the third transistor may be charged with the first power supply voltage.
In a threshold voltage sampling period following the pre-charge period of the single operation cycle period, the first transistor may maintain a turned-on state by the scan signal, the second transistor may be turned off by the emission signal, and the source voltage node may be discharged by a source follower until a voltage corresponding to a sum of absolute values of the initial voltage and the threshold voltage is reached or until the third transistor is turned off.
In a data input period following the threshold voltage sampling period of the single operation cycle period, the first transistor may maintain a turned-on state by the scan signal, the second transistor may maintain a turned-off state by the emission signal, the data signal may be applied to the gate terminal of the third transistor through the first transistor and the third transistor is turned-off, coupling may occur by parasitic capacitors seen at the gate voltage node and the source voltage node, and the source voltage node may be charged with a source voltage reflecting the coupling with the parasitic capacitor by a data voltage supplied through the first transistor.
In a display period following the data input period of the single operation cycle period, the first transistor is turned off by the scan signal, the second transistor may be turned on by the emission signal, the coupling may occur by the parasitic capacitors seen at the gate voltage node and the source voltage node, and a gate voltage of the gate voltage node may become a voltage reflecting the coupling at both ends of the capacitor by the first power supply voltage supplied through the second transistor.
The light emitting device may include at least one or more of an OLED, a micro-LED, and a QLED.
According to the present disclosure, it is possible to provide a pixel circuit capable of internal compensation suitable not only for large-area and high-resolution display panels such as televisions and monitors, but also for small-area, high-resolution display panels such as mobile displays and micro displays.
In addition, according to the present disclosure, it is possible to provide a pixel circuit capable of internal compensation of a new structure that may be widely and effectively applied to various products or applications of light emitting devices such as an organic light emitting diode (OLED), a micro light emitting diode (micro-LED), and a quantum dot LED (QLED), a driving method thereof, and a display panel using the same.
Exemplary embodiments of the present disclosure are disclosed herein. However, specific structural and functional details disclosed herein are merely representative for purposes of describing exemplary embodiments of the present disclosure. Thus, exemplary embodiments of the present disclosure may be embodied in many alternate forms and should not be construed as limited to exemplary embodiments of the present disclosure set forth herein.
Accordingly, while the present disclosure is capable of various modifications and alternative forms, specific exemplary embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that there is no intent to limit the present disclosure to the particular forms disclosed, but on the contrary, the present disclosure is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present disclosure. Like numbers refer to like elements throughout the description of the figures.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Other words used to describe the relationship between elements should be interpreted in a like fashion (i.e., “between” versus “directly between,” “adjacent” versus “directly adjacent,” etc.).
The terminology used herein is for the purpose of describing particular exemplary embodiments only and is not intended to be limiting of the present disclosure. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes” and/or “including,” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this present disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Hereinafter, exemplary embodiments of the present disclosure will be described in greater detail with reference to the accompanying drawings. In order to facilitate general understanding in describing the present disclosure, the same components in the drawings are denoted with the same reference signs, and repeated description thereof will be omitted.
Referring to
Compared to the pixel circuit of the present exemplary embodiment (see
A high grayscale current (IEM highgray) in a saturation region of the driving transistor M2 may be expressed as Equation 1, and a low grayscale current may be expressed as Equation 2.
In Equations 1 and 2, μ represents an electron mobility of the driving transistor M2, COX represents an oxide capacitance per unit area of an oxide film of the driving transistor M2, W and L represent a channel width and a channel length of the driving transistor M2, VGS represents a gate-source (first terminal) voltage of the driving transistor M2, VTH represents a threshold voltage of the driving transistor M2, VT represents a thermal voltage of an OLED, and η represents a value obtained by dividing the sum of COX and CDEP of the driving transistor M2 by COX, respectively. Here, CDEP means a capacitance due to a depletion region of a semiconductor.
As shown in
In
Thus, when an internal compensation structure is added in a basic pixel circuit so that a relatively constant device current is generated for a specific anode voltage despite a characteristic variation of the driving transistor, the pixel circuit according to the present exemplary embodiment described later is configured to be implemented as a pixel circuit having a relatively small size compared to other conventional internal compensable pixel circuits.
Hereinafter, some comparative examples of conventional pixel circuits will be described first.
Referring to
As shown in
Next, when the third transistor M3 is turned off in a data input period, a data voltage VDATA enters the N-node through the first transistor M1 and is transmitted to the gate voltage VG node through the first capacitor C1, and thus the N-node has the data voltage VDATA, and the gate voltage node has a voltage VDATA-VTH obtained by subtracting the threshold voltage from the data voltage.
Next, in a display period, when the first transistor M1 is turned off and the fourth transistor M4 is turned on, the driving transistor M2 generates a current held by the gate voltage node according to the data, and a light emitting device (e.g., OLED) is turned on.
The pixel circuit is capable of compensating the threshold voltage VTH, but a compensable time is short, and a compensation rate is determined by a ratio of two capacitors. However, since a size or area of one capacitor is larger than a size or area of a transistor normally used as a switch, it is not suitable for a small-area panel.
Referring to
In the pixel circuit, a gate of a first transistor M1 and a gate of a third transistor M3 are connected to a current scan line Scan(n), which is an n (arbitrary natural number)-th scan line, a gate of a fourth transistor M4 and a gate of a seventh transistor M7 are connected to a previous (n−1)th scan line Scan(n−1) located adjacent to the n-th scan line, and a gate of a fifth transistor M5 and a gate of a sixth transistor M6 are connected to an n-th emission line EM(n) corresponding to an auxiliary scan line or an auxiliary gate line.
As shown in
Next, in a data input period, when the fourth transistor M4 and the seventh transistor M7 are turned off and the first to third transistors M1, M2, and M3 are turned on, the second transistor M2 is diode-connected, and thus the gate voltage VG node is charged up to a voltage obtained by subtracting a threshold voltage VTH from a data voltage VDATA.
Next, in a display period, when the first and third transistors M1 and M3 are turned off and the fifth and sixth transistors M5 and M6 are turned on, the driving transistor M2 connected to the gate voltage node supplies a current to an OLED using a previously compensated data voltage.
Although the pixel circuit may compensate for the threshold voltage VTH, it is not suitable for a small-area panel because it requires 7 transistors.
Referring to
As shown in
Next, when the first and second transistors M1 and M2 are turned on in a VTH sampling period, a power supply voltage VDD from a high-level power supply voltage ELVDD line for a light emitting device is applied to a gate voltage VG node so that the anode voltage node is charged up to a voltage obtained by subtracting a threshold voltage VTH from the power supply voltage VDD, and thus the threshold voltage VTH is sampled in the first capacitor C1.
Next, in a data input period, a data voltage VDATA is applied from a data line to the gate voltage VG node through the first transistor M1.
Finally, when the first transistor M1 is turned off and only the second transistor M2 is turned on in a display period, a device current corresponding to the anode voltage VAN of the second transistor M2, that is, the driving transistor flows to the OLED.
The pixel circuit may compensate for the threshold voltage VTH, but the compensable time is short and two capacitors are required. Although there is an advantage to a small pixel circuit because a transistor is not added to the pixel circuit, a size of one capacitor added is larger than a size of one transistor usually used as a switch, so that it is not suitable for a small-area display panel due to the added capacitor. In addition, since the high level power supply voltage ELVDD must be controlled line-by-line, the high level power supply voltage ELVDD usually has a large capacitance, and thus power consumption is very large.
Referring to
A first transistor M1 has a first terminal, a second terminal, and a gate terminal. The first terminal of the first transistor M1 may be connected to an m (arbitrary natural number)-th data line Data(m) in a display panel. The second terminal of the first transistor M1 is commonly connected to a gate terminal of a third transistor M3 and a second terminal of the capacitor Cs. The gate terminal of the first transistor M1 may be connected to an n (arbitrary natural number)-th scan line Scan(n).
A second transistor M2 has a first terminal, a second terminal, and a gate terminal. The first terminal of the second transistor M2 is connected to a first power supply voltage ELVDD line, and the second terminal of the second transistor M2 is commonly connected to a first terminal of the third transistor M3 and a first terminal of the capacitor Cs, and the gate terminal of the second transistor M2 may be connected to the n-th emission line EM(n) in the display panel.
The third transistor M3, as a driving transistor, has a first terminal, a second terminal, and a gate terminal. The first terminal of the third transistor M3 is commonly connected to the second terminal of the second transistor M2 and the first terminal of the capacitor Cs. This common connection node may be referred to as a source voltage VS node. The second terminal of the third transistor M3 is connected to an anode terminal of a light emitting device. A voltage at the second terminal of the third transistor M3 or the anode terminal of the light emitting device may be referred to as an anode voltage VAN. In addition, the gate terminal of the third transistor M3 is commonly connected to the second terminal of the first transistor M1 and the second terminal of the capacitor Cs. This common connection node may be referred to as a gate voltage VG node.
The capacitor Cs may be referred to as a first capacitor to be distinguished from a parasitic capacitor described below.
Alight emitting device has an anode terminal (simply referred to as an anode) and a cathode terminal (simply referred to as a cathode). The anode of the light emitting device is connected to the second terminal of the third transistor M3, and the cathode of the light emitting device is connected to a second power supply voltage ELVSS line. A potential of the second power supply voltage ELVSS is lower than that of the first power supply voltage ELVDD. In this exemplary embodiment, an OLED is exemplified as a light emitting device, but is not limited thereto, and any one selected from a micro-LED, a QLED, and the like may be used.
The aforementioned first transistor M1 and second transistor M2 may operate as switching transistors, and the third transistor M3 may operate as a current source supplying a current to a light emitting device such as an OLED. In the present exemplary embodiment, the first to third transistors M1, M2, and M3 are illustrated as being P-type field effect transistors (e.g., PMOS), but the present disclosure is not limited thereto, and it is also possible to properly utilize N-type metal oxide semiconductor (MOS) transistors.
The aforementioned m-th data line may be any one of a plurality of data lines extending apart from each other in a first direction of a display panel, and the n-th scan line may be any one of a plurality of scan lines extending apart from each other in a second direction substantially orthogonal to the first direction of the display panel. In addition, an n-th emission line may be any one of a plurality of emission lines extending apart from each other in the second direction of the display panel. The plurality of data lines and the plurality of scan lines may be arranged to correspond to a plurality of pixel circuit regions arranged in a matrix form on the display panel.
In the pixel circuit of the present exemplary embodiment, a predetermined source voltage is formed at the source voltage node using coupling generated by parasitic capacitors seen at the gate voltage VG node and the source voltage VS node in a state in which the first transistor M1 is turned on and the second transistor M2 is turned off, and a predetermined gate voltage having a compensation function is applied to the gate voltage node using coupling generated by the parasitic capacitors seen at the gate voltage VG node and the source voltage VS node in a state in which the first transistor M1 is turned off and the second transistor M2 is turned on.
The parasitic capacitors may include a parasitic capacitor Cps that is present between the source voltage VS node and the ground and a parasitic capacitor CPG that is present between the gate voltage VG node and the ground. The coupling is formed between the capacitor Cs provided in the pixel circuit and a conductive ground plane of a semiconductor device forming the pixel circuit, and may be expressed as a parasitic capacitor component.
The operation of the pixel circuit of this exemplary embodiment may be explained by dividing a single operation cycle period of the pixel circuit into four periods. The four periods include a pre-charge period, a VTH sampling period, a data input period, and a display period (see
Referring to
At this time, pre-charge is performed on the gate voltage VG node and the source voltage VS node. At this time, the VG node is charged with the initial voltage Vinit, and the VS node is charged with the first power supply voltage ELVDD.
Here, the low level refers to a voltage level capable of turning on corresponding transistors when applied to the gate terminals of the first and second transistors M1 and M2 having a PMOS structure, and the high level refers to a voltage level capable of turning off the first and second transistors M1 and M2 having the PMOS structure.
Referring to
At this time, the source voltage VS of the source voltage node is discharged by a source follower to a voltage Vinit+VTH obtained by summing absolute values of the initial voltage Vinit and the threshold voltage VTH through a path passing through the third transistor M3 and the light emitting device. Accordingly, the threshold voltage VTH is stored in the capacitor Cs.
Referring to
At this time, coupling occurs by parasitic capacitors seen at the gate voltage VG node and the source voltage VS node. The source voltage VS of the source voltage node may be expressed as Equation 3 below by the data voltage VDATA supplied through the first transistor M1.
Referring to
At this time, coupling occurs by parasitic capacitors seen at the gate voltage VG node and the source voltage VS node. In addition, the gate voltage VG of the gate voltage node may be expressed as Equation 4 below by the first power supply voltage ELVDD supplied through the second transistor M2.
In addition, a current IEM flowing through the light emitting device OLED may be expressed as Equation 5 below.
As shown in Equation 5 above, it can be seen that the threshold voltage component is reduced to CPG/(Cs+CPG). In particular, since a capacitance of the capacitor Cs is about 10 times greater than a capacitance of the parasitic capacitor CPG, it may be confirmed that the influence of the threshold voltage VTH on the current flowing through the light emitting device is greatly reduced.
Referring to
In order to drive the pixel circuit, the pixel circuit includes a switch 20 configured to adjust a signal level for controlling the current supplied from the current source 10 to the light emitting device. In this exemplary embodiment, the switch 20 may include a semiconductor transistor or a thin film transistor.
In particular, the switch 20 may be configured to be turned on for a predetermined period of time determined according to a sub-frame PWM signal (hereinafter, briefly referred to as a ‘PWM signal’) having a plurality of sub-frames during one frame or one frame time for driving the light emitting device once.
In addition, the switch 20 may be configured to apply any one PAM signal selected from at least a plurality of different pulse amplitude modulation (PAM) signals to the current source 10 for a predetermined period of time according to a pulse width modulation (PWM) signal.
The PAM signal is a data signal and is used to control the operation of the current source so that the current source 10 supplies current with an intensity or level corresponding to a specific luminance or specific grayscale to the light emitting device.
The aforementioned switch 20 is the simplest and most suitable means for controlling the current source 10, and when the operation of the aforementioned switch 20 is able to be performed, it may be variously modified or replaced with another switch circuit, a control signal generation circuit, or a control structure. For example, the switch 20 may correspond to the first transistor M1 of the pixel circuit of
More specifically, a hybrid driving method among driving methods of a pixel circuit may be configured such that the switch (see 20 in
Here, each of the four sub-frames may have a PWM signal form in which any one of the three PAM driving current levels is selected. In this case, the hybrid driving method may express a specific grayscale of a ternary number determined by the sum of each product of three PAM driving current levels and four sub-frames of the PWM signal.
The three PAM driving current levels may be generated corresponding to data voltages VDATA0, VDATA1, and VDATA2 respectively applied to the first terminal of the switch by three data sources DATA0, DATA1, and DATA2 by a data driver. These different levels of data voltages VDATA0, VDATA1, and VDATA2 may be generated and supplied by the data driver applying a predetermined voltage, current, or data signal through at least one specific data line connected to the first terminal of the switch.
The four sub-frames may be configured in a binary weighted from. For example, the four sub-frames may be configured such that a time corresponding to a power of 2 sequentially increases based on a sub-frame of a lowest bit (LSB sub-frame) within a single frame time (1 frame time). In this case, a sub-frame of a highest bit (MSB sub-frame) in a single frame may have a sub-frame time of 23, and the sub-frame of the lowest bit may have a sub-frame time of 20. A scan time may be disposed between each of the four sub-frames, but depending on driving methods, the scan time may overlap the sub-frame time. The plurality of sub-frames may be generated and supplied by a scan driver applying a predetermined voltage, current, or scan signal through at least one specific scan line connected to a control terminal of the switch.
The aforementioned data driver and scan driver may be some components of a display module (see 100 of
As described above, according to the present exemplary embodiment, not only the pixel circuit of
Meanwhile, in the present exemplary embodiment, a plurality of PAM signal levels applied to the first terminal of the first transistor M1 of the pixel circuit through the data line are described as three levels, and a plurality of PWM sub-frames applied to the gate terminal of the first transistor M1 through scan line are described as four sub-frames, but the present disclosure is not limited to such a configuration, and it may be configured using at least two or more PAM signal levels and at least two or more sub-frames.
Referring to
The pixel unit 130A includes a plurality of pixels 130 located near intersections in which data lines 112 connected to the data driver 110 and scan lines 122 connected to the gate driver 120 intersect. Each of the plurality of pixels 130 may include the basic pixel circuit illustrated in
The data driver 110 may be configured as a plurality and may be arranged at one side edge of the pixel unit 130A. The data driver 110 may include the plurality of data lines 112 extending into the pixel unit 130A in a first direction, and may supply a data signal to the pixel circuit of each pixel 130 through each data line. The data signal may include a pulse amplitude modulation (PAM) signal of any one level selected from the PAM signals having at least two or more different levels.
The gate driver 120 may be configured as a plurality and may be arranged at another side edge of the pixel unit 130A. The gate driver 120 may include the plurality of scan lines 122 extending into the pixel unit 130A in a second direction substantially orthogonal to the first direction, and may supply a scan signal to the pixel circuit of each pixel 130 through each scan line.
The scan signal may include a pulse width modulation (PWM) signal having a plurality of sub-frames smaller than the number of bits for grayscale data to be expressed, but is not limited thereto. When a desired grayscale is expressed by a plurality of levels of the data driver, the scan signal may have a single frame shape not including sub-frames.
The timing controller 140 controls operation timings of the data driver 110 and the gate driver 120. The timing controller 140 may transmit a PAM signal to the data driver 110 based on an input image signal of each frame, and may transmit a PWM signal to the gate driver 120.
The power supply 150 is a component that may be optionally included, and may include its own power source such as a battery or may be connected to an external commercial power source, and may supply power required for the data driver 110, the gate driver 120, the pixel unit 130A, and the timing controller 140.
The aforementioned display panel may be referred to as a display module, which is a finished product as a component or a device, or may be interpreted as a device including some components of the display module. The display module may be referred to as a display device, an image display device, an image output device, and optical output device, and the like.
The operations of the method according to the exemplary embodiment of the present disclosure can be implemented as a computer readable program or code in a computer readable recording medium. The computer readable recording medium may include all kinds of recording apparatus for storing data which can be read by a computer system. Furthermore, the computer readable recording medium may store and execute programs or codes which can be distributed in computer systems connected through a network and read through computers in a distributed manner.
The computer readable recording medium may include a hardware apparatus which is specifically configured to store and execute a program command, such as a ROM, RAM or flash memory. The program command may include not only machine language codes created by a compiler, but also high-level language codes which can be executed by a computer using an interpreter.
Although some aspects of the present disclosure have been described in the context of the apparatus, the aspects may indicate the corresponding descriptions according to the method, and the blocks or apparatus may correspond to the steps of the method or the features of the steps. Similarly, the aspects described in the context of the method may be expressed as the features of the corresponding blocks or items or the corresponding apparatus. Some or all of the steps of the method may be executed by (or using) a hardware apparatus such as a microprocessor, a programmable computer or an electronic circuit. In some embodiments, one or more of the most important steps of the method may be executed by such an apparatus.
In some exemplary embodiments, a programmable logic device such as a field-programmable gate array may be used to perform some or all of functions of the methods described herein. In some exemplary embodiments, the field-programmable gate array may be operated with a microprocessor to perform one of the methods described herein. In general, the methods are preferably performed by a certain hardware device.
The description of the disclosure is merely exemplary in nature and, thus, variations that do not depart from the substance of the disclosure are intended to be within the scope of the disclosure. Such variations are not to be regarded as a departure from the spirit and scope of the disclosure. Thus, it will be understood by those of ordinary skill in the art that various changes in form and details may be made without departing from the spirit and scope as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2022-0030745 | Mar 2022 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
6841948 | Yoshida | Jan 2005 | B2 |
20060132193 | Tsuchi | Jun 2006 | A1 |
20060132410 | Woo et al. | Jun 2006 | A1 |
20060146827 | Kim | Jul 2006 | A1 |
20160351125 | Zhou | Dec 2016 | A1 |
20200111404 | Kim et al. | Apr 2020 | A1 |
20210166635 | In | Jun 2021 | A1 |
20210193952 | Shim | Jun 2021 | A1 |
Number | Date | Country |
---|---|---|
10-2006-0070709 | Jun 2006 | KR |
10-1613737 | Apr 2016 | KR |
10-1768480 | Aug 2017 | KR |
10-2019-0084935 | Jul 2019 | KR |
10-2020-0038735 | Apr 2020 | KR |
Number | Date | Country | |
---|---|---|---|
20230290306 A1 | Sep 2023 | US |