The present disclosure relates to the field of display technologies, and in particular, relates to a pixel circuit and a method for driving the same, a display panel, and a display device.
A pixel in a display device generally includes a pixel circuit and a light-emitting element. The pixel circuit is capable of outputting a drive signal to the light-emitting element to drive the light-emitting element to emit light.
In the related art, the pixel circuit generally includes a light-emission control circuit and a drive circuit. Both the light-emission control circuit and the drive circuit are connected to an anode of the light-emitting element, and a cathode of the light-emitting element is connected to a pull-down power terminal. The light-emission control circuit is configured to control the drive circuit to transmit a drive signal to the anode of the light-emitting element, such that the light-emitting element emits light under the action of a voltage difference between the drive signal and a pull-down power signal supplied by the pull-down power terminal.
Embodiments of the present disclosure provide a pixel circuit and a method for driving the same, a display panel, and a display device. The technical solutions are as follows.
In one aspect, a pixel circuit is provided. The pixel circuit includes: a reset circuit, a data write circuit, a light-emission control circuit, and a drive circuit; wherein
Optionally, the light-emission control circuit includes: a first light-emission control sub-circuit and a second light-emission control sub-circuit; wherein
Optionally, the first light-emission control sub-circuit includes a first light-emission control transistor, and the second light-emission control sub-circuit includes a second light-emission control transistor; wherein
Optionally, the reset circuit is further connected to the cathode of the light-emitting element, and the reset circuit is further configured to transmit the reset power signal to the cathode of the light-emitting element in response to the reset control signal.
Optionally, the reset circuit includes: a first reset sub-circuit and a second reset sub-circuit; wherein
Optionally, the first reset sub-circuit includes a first reset transistor, and the second reset sub-circuit includes a second reset transistor; wherein
Optionally, the data write circuit is further connected to the second node and the third node; and
Optionally, the data write circuit includes a first data write sub-circuit and a second data write sub-circuit; wherein
Optionally, the first data write sub-circuit includes a first data write transistor, and the second data write sub-circuit includes a second data write transistor; wherein
Optionally, the pixel circuit further includes a potential regulation circuit; wherein
Optionally, the potential regulation circuit includes a storage capacitor; wherein
Optionally, the drive circuit includes a drive transistor; wherein
In another aspect, a method for driving a pixel circuit is provided, which is applicable to the pixel circuit as defined in the above aspect. The method includes:
In yet another aspect, a display panel is provided. The display panel includes: a base substrate and a plurality of pixels disposed on the base substrate; wherein
In still another aspect, a display device is provided. The display device includes: a power supply assembly, and the display panel as defined in the above aspect; wherein
For clearer descriptions of the technical solutions in the embodiments of the present disclosure, the following briefly introduces the accompanying drawings to be required in the descriptions of the embodiments. Apparently, the accompanying drawings in the following description show merely some embodiments of the present disclosure, and persons of ordinary skills in the art may still derive other drawings from these accompanying drawings without creative efforts.
For clearer descriptions of the objectives, technical solutions, and advantages of the present disclosure, the present disclosure is further described in detail hereinafter in conjunction with the accompanying drawings.
A transistor used in all embodiments of the present disclosure may be a thin-film transistor, a field-effect transistor, or other devices having the same characteristics. The transistor used in the embodiments of the present disclosure is mainly a switch transistor based on its functions in a circuit. A source electrode and a drain electrode of the switch transistor used herein are symmetrical, and thus are interchangeable. In some embodiments of the present disclosure, the source electrode is referred to as a first electrode, and the drain electrode is referred to as a second electrode. Based on the forms in the accompanying drawings, an intermediate terminal of the transistor is defined as a gate electrode, a signal input terminal is defined as a source electrode, and a signal output terminal is defined as a drain electrode. In addition, the switch transistor used in the embodiments of the present disclosure may include any one of a P-type switch transistor and an N-type switch transistor. The P-type switch transistor is conducted in the case that the gate electrode is at a low level, and is turned off in the case that the gate electrode is at a high level; and the N-type switch transistor is conducted in the case that the gate electrode is at the high level, and is turned off in the case that the gate electrode is at the low level. In addition, a plurality of signals in the embodiments of the present disclosure correspond to a first potential and a second potential. The first potential and the second potential merely represent that the potential of a signal possesses two status quantities, rather than a specific value in the full text.
The reset circuit 01 may be connected to a reset control terminal RST, a reset power terminal IVDD, and a first node N1. The reset circuit 01 may be configured to transmit a reset power signal supplied by the reset power terminal IVDD to the first node N1 in response to a reset control signal supplied by the reset control terminal RST.
For example, the reset circuit 01 may transmit the reset power signal supplied by the reset power terminal IVDD to the first node N1 in the case that a potential of the reset control signal supplied by the reset control terminal RST is a first potential. The potential of the reset power signal may be the first potential. Optionally, the first potential may be a valid potential.
The data write circuit 02 may be connected to a gate signal terminal GATE, a data signal terminal DATA, and the first node N1. The data write circuit 02 may be configured to transmit a data signal supplied by the data signal terminal DATA to the first node N1 in response to a gate drive signal supplied by the gate signal terminal GATE.
For example, the data write circuit 02 may transmit the data signal supplied by the data signal terminal DATA to the first node N1 in the case that the potential of the gate drive signal supplied by the gate signal terminal GATE is the first potential.
The light-emission control circuit 03 may be connected to a light-emission control terminal EM, a pull-down power terminal LVSS, a second node N2, a third node N3, and a cathode of a light-emitting element L1, and an anode of the light-emitting element L1 may be connected to a drive power terminal LVDD. The light-emission control circuit 03 may be configured to control conduction/non-conduction between the cathode of the light-emitting element L1 and the second node N2, and control conduction/non-conduction between the third node N3 and the pull-down power terminal LVSS, in response to a light-emission control signal supplied by the light-emission control terminal EM.
For example, the light-emission control circuit 03 may control the cathode of the light-emitting element L1 and the second node N2 to be conducted, and control the third node N3 and the pull-down power terminal LVSS to be conducted, in the case that a potential of the light-emission control signal supplied by the light-emission control terminal EM is the first potential. The light-emission control circuit 03 may control the cathode of the light-emitting element L1 to be disconnected to the second node N2, and control the third node N3 to be disconnected to the pull-down power terminal LVSS, in the case that the potential of the light-emission control signal is a second potential. Optionally, the second potential may be an invalid potential, and the second potential may be a low potential relative to the first potential.
The drive circuit 04 may be connected to the first node N1, the second node N2, and the third node N3. The drive circuit 04 may be configured to control conduction/non-conduction between the second node N2 and the third node N3 in response to the potential of the first node N1. That is, the first node N1 is a control node configured to control an operation of the drive circuit 04.
For example, the drive circuit 04 may control the second node N2 and the third node N3 to be conducted in the case that the potential of the first node N1 is the first potential. The drive circuit 04 may control the second node N2 to be disconnected to the third node N3 in the case that the potential of the first node N1 is the second potential.
In the embodiments of the present disclosure, the drive power terminal LVDD, the light-emitting element L1, the second node N2, the third node N3, and the pull-down power terminal LVSS form a loop in the case that the drive circuit 04 controls the second node N2 and the third node N3 to be conducted, and the light-emission control circuit 03 controls the cathode of the light-emitting element L1 and the second node N2 to be conducted and controls the third node N3 and the pull-down power terminal LVSS to be conducted. The pull-down power terminal LVSS may transmit a pull-down power signal to the third node N3 via the light-emission control circuit 03, and a potential of the pull-down power signal may be the second potential. The drive circuit 04 may transmit a drive signal (such as a drive current) to the first node N1 in response to the potential of the first node N1 and the potential of the third node N3 (i.e., the potential of the pull-down power signal). Furthermore, the light-emitting element L1 may emit light under the drive of the drive signal.
However, in the related art, a potential of the drive signal transmitted by the drive circuit to the light-emitting element is fluctuated under the influence of a potential of the anode the light-emitting element, thereby causing a poor display effect of the display device.
Referring to
In summary, the embodiments of the present disclosure provide a pixel circuit. The drive circuit in the pixel circuit may control conduction/non-conduction between the second node and the third node under the control of the potential of the first node. The light-emission control circuit in the pixel circuit may control conduction/non-conduction between the cathode of the light-emitting element and the second node, and control conduction/non-conduction between the third node and the pull-down power terminal, under the control of the light-emission control signal. In this way, the potential of the first node is not affected by the potential of the anode of the light-emitting element. Furthermore, in the case that the cathode of the light-emitting element and the second node are conducted, the second node and the third node are conducted, and the third node and the pull-down power terminal are conducted, the light-emitting element may emit light reliably. The display device including the pixel circuit possesses a greater display effect.
A gate electrode of the drive transistor TO may be connected to the first node N1, a first electrode of the drive transistor TO may be connected to the third node N3, and a second electrode of the drive transistor TO may be connected to the second node N2.
Optionally, the first electrode of the drive transistor TO may be referred to as a source electrode, and the second electrode of the drive transistor TO may be referred to as a drain electrode. Optionally, the first electrode of the drive transistor TO may be referred to as the drain electrode, and the second electrode of the drive transistor TO may be referred to as the source electrode.
The potential regulation circuit 05 may be connected to the pull-down power terminal LVSS and the first node N1. The potential regulation circuit 05 may be configured to regulate the potential of the first node N1 in response to a pull-down power signal supplied by the pull-down power terminal LVSS.
By setting the potential regulation circuit 05 to flexibly regulate the potential of the first node N1, the stability of the potential of the first node N1 may be ensured. Furthermore, it can be further ensured that the drive circuit 04 (i.e., the drive transistor TO illustrated in
In addition, as the potential regulation circuit 05 is connected to the pull-down power terminal LVSS, and is not directly or indirectly connected to the electrodes of the light-emitting element L1, the potential of the electrodes of the light-emitting element L1 is not affected by the potential regulation circuit 05, and the potential regulation circuit 05 may not regulate the potential of the first node N1 in response to the potential of the electrodes of the light-emitting element L1. That is, it is ensured that the potential of the first node N1 and the potential of the electrodes of the light-emitting element L1 do not affect each other, which further ensures great potential stability of the first node N1.
For example, the reset circuit 01 may transmit the reset power signal to the cathode of the light-emitting element L1 in the case that the potential of the reset control signal is the first potential, so as to reset and denoise the cathode of the light-emitting element L1. In this way, each time the light-emitting element L1 is driven to emit light, the cathode of the light-emitting element L1 is reset by the reset circuit 01 to ensure that the light-emitting element L1 reliably receives the drive signal in the next light emitting phase, which further ensures that the light emitted by the light-emitting element L1 may accurately represent the gray scale.
The data write circuit 02 may be configured to transmit the data signal to the third node N3, and control conduction/non-conduction between the second node N2 and the first node N1, in response to the gate drive signal.
For example, the data write circuit 02 may transmit the data signal to the third node N3, and control the second node N2 and the first node N1 to be conducted, in the case that the potential of the gate drive signal is the first potential. In this case, where the drive circuit 04 controls the second node N2 and the third node N3 to be conducted under the control of the first node N1, the drive transistor TO in the drive circuit 04 may be connected in the same fashion as a diode, and the potential of the first node N1 and the potential of the third node N3 may be the same. In this way, the purpose of writing the data signal to the first node N1 is achieved.
By setting the data write circuit 02 to be connected to the second node N2 and the third node N3, and setting the data write circuit 02 to possess the functions introduced in the above embodiments shown in
The first reset sub-circuit 011 may be connected to the reset control terminal RST, the reset power terminal IVDD, and the first node N1. The first reset sub-circuit 011 may be configured to transmit the reset power signal to the first node N1 in response to the reset control signal.
For example, the first reset sub-circuit 011 may transmit the reset power signal to the first node N1 in the case that the potential of the reset control signal is the first potential.
The second reset sub-circuit 012 may be connected to the reset control terminal RST, the reset power terminal IVDD, and the cathode of the light-emitting element L1. The second reset sub-circuit 012 may be configured to transmit the reset power signal to the cathode of the light-emitting element L1 in response to the reset control signal.
For example, the second reset sub-circuit 012 may transmit the reset power signal to the cathode of the light-emitting element L1 in the case that the potential of the reset control signal is the first potential.
The first data write sub-circuit 021 may be connected to the gate signal terminal GATE, the data signal terminal DATA, and the third node N3. The first data write sub-circuit 021 may be configured to transmit the data signal to the third node N3 in response to the gate drive signal.
For example, the first data write sub-circuit 021 may transmit the data signal to the third node N3 in the case that the potential of the gate drive signal is the first potential.
The second data write sub-circuit 022 may be connected to the gate signal terminal GATE, the second node N2, and the first node N1. The second data write sub-circuit 022 may be configured to control conduction/non-conduction between the second node N2 and the first node N1 in response to the gate drive signal.
For example, the second data write sub-circuit 022 may control the second node N2 and the first node N1 to be conducted in the case that the potential of the gate drive signal is the first potential.
The first light-emission control sub-circuit 031 may be connected to the light-emission control terminal EM, the cathode of the light-emitting element L1, and the second node N2. The first light-emission control sub-circuit 031 may be configured to control conduction/non-conduction between the cathode of the light-emitting element L1 and the second node N2 in response to the light-emission control signal.
For example, the first light-emission control sub-circuit 031 may control the cathode of the light-emitting element L1 and the second node N2 to be conducted in the case that the potential of the light-emission control signal is the first potential, and control the cathode of the light-emitting element L1 to be disconnected to the second node N2 in the case that the potential of the light-emission control signal is the second potential.
The second light-emission control sub-circuit 032 may be connected to the light-emission control terminal EM, the third node N3, and the pull-down power terminal LVSS. The second light-emission control sub-circuit 032 may be configured to control conduction/non-conduction between the third node N3 and the pull-down power terminal LVSS in response to the light-emission control signal.
For example, the second light-emission control sub-circuit 032 may control the third node N3 and the pull-down power terminal LVSS to be conducted in the case that the potential of the light-emission control signal is the first potential, and control the third node N3 to be disconnected to the pull-down power terminal LVSS in the case that the potential of the light-emission control signal is the second potential.
A first end of the storage capacitor C1 may be connected to the first node N1, and a second end of the storage capacitor C1 may be connected to the pull-down power terminal LVSS.
Still referring to
A gate electrode of the first light-emission control transistor T1 may be connected to the light-emission control terminal EM, a first electrode of the first light-emission control transistor T1 may be connected to the cathode of the light-emitting element L1, and a second electrode of the first light-emission control transistor T1 may be connected to the second node N2.
A gate electrode of the second light-emission control transistor T2 may be connected to the light-emission control terminal EM, a first electrode of the second light-emission control transistor T2 may be connected to the third node N3, and a second electrode of the second light-emission control transistor T2 may be connected to the pull-down power terminal LVSS.
Still referring to
A gate electrode of the first reset transistor T3 may be connected to the reset control terminal RST, a first electrode of the first reset transistor T3 may be connected to the reset power terminal IVDD, and a second electrode of the first reset transistor T3 may be connected to the first node N1.
A gate electrode of the second reset transistor T4 may be connected to the reset control terminal RST, a first electrode of the second reset transistor T4 may be connected to the reset power terminal IVDD, and a second electrode of the second reset transistor T4 may be connected to the cathode of the light-emitting element L1.
Still referring to
A gate electrode of the first data write transistor 15 may be connected to the gate signal terminal GATE, a first electrode of the first data write transistor T5 may be connected to the data signal terminal DATA, and a second electrode of the first data write transistor T5 may be connected to the third node N3.
A gate electrode of the second data write transistor T6 may be connected to the gate signal terminal GATE, a first electrode of the second data write transistor T6 may be connected to the second node N2, and a second electrode of the second data write transistor T6 may be connected to the first node N1.
It can be seen based on the above description that, in the embodiments of the present disclosure, the cathode of the light-emitting element L1 is connected to the drain electrode of the drive transistor T0. The first reset transistor T3 and the second reset transistor T4 are connected to the reset power terminal IVDD. The storage capacitor C1 is connected to another power terminal (i.e., the pull-down power terminal LVSS) independent of the reset power terminal IVDD. In this way, it can be seen in combination with
It should be noted that the pixel circuit shown in
It should further be noted that the above embodiments are all defined by taking N-type transistors as all the transistors and taking the first potential as a high potential with respect to the second potential, as an example. The transistors may further be a P-type transistor. When the transistors are the P-type transistor, the first potential is a low potential with respect to the second potential. In addition, in the case that the transistors are the P-type transistor, in combination with
In summary, the embodiments of the present disclosure provide a pixel circuit. The drive circuit in the pixel circuit may control conduction/non-conduction between the second node and the third node under the control of the potential of the first node. The light-emission control circuit in the pixel circuit may control conduction/non-conduction between the cathode of the light-emitting element and the second node, and control conduction/non-conduction between the third node and the pull-down power terminal, under the control of the light-emission control signal. In this way, it can be known that the potential of the first node is not affected by the potential of the anode of the light-emitting element. Furthermore, in the case that the cathode of the light-emitting element and the second node are conducted, the second node and the third node are conducted, and the third node and the pull-down power terminal are conducted, the light-emitting element may emit light reliably. The display device including the pixel circuit possesses a greater display effect.
In S1001, a reset circuit transmits a reset power signal supplied by a reset power terminal to a first node in response to the reset power signal in a reset phase where a potential of the reset power signal supplied by the reset power terminal is a first potential.
Optionally, the potential of the reset power signal may be the first potential.
In S1002, a data write circuit transmits a data signal supplied by a data signal terminal to the first node in response to a gate drive signal supplied by a gate signal terminal in a data write phase where all potentials of gate drive signals are the first potential.
In step 1003, a drive circuit controls a second node and a third node to be conducted in response to a potential of the first node, and a light-emission control circuit controls a cathode of a light-emitting element and the second node to be conducted, and the third node and a pull-down power terminal to be conducted, in response to a light-emission control signal supplied by a light-emission control terminal, in a light emitting phase where each of the potential of the first node and a potential of a light-emission control signal is the first potential.
Illustratively, the principle of driving the pixel circuit defined in the embodiments of the present disclosure is described in detail by taking N-type transistors as the transistors in the pixel circuit illustrated in
In addition, referring to
In the data write phase t2, the potential of the reset control signal may jump to the second potential, and the first reset transistor T3 and the second reset transistor T4 are both turned off. The potential of the gate drive signal supplied by the gate signal terminal GATE jumps to the first potential. The potential of the first node N1 is maintained at V_ivdd, i.e., the first potential, under the coupling action of the storage capacitor CI. The first data write transistor 15, the second data write transistor T6, and the drive transistor T0 are all turned on, and the drive transistor T0 is connected in the same fashion as the diode, i.e., operating in a saturation zone, under the control of the turned-on second data write transistor T6. The data signal supplied by the data signal terminal DATA is transmitted to the third node N3 via the turned-on first data write transistor T5.
The potential V_ivdd of the reset power signal supplied by the reset power terminal IVDD written to the first node N1 in the reset phase t1 is greater than the potential of the data signal written to the first node N1 in the data write phase t2, and the voltage threshold Vth of the N-type drive transistor T0 is a positive number. Therefore, the first node N1 directly connected to the storage capacitor C1 continuously discharges along a path from the second node N2 to the third node N3, that is, the potential of the first node N1 continuously decreases, until the potential of the first node N1 decreases to Vdata+Vth, the drive transistor T0 is turned off, and the data write phase t2 ends. Vdata represents the potential of the data signal.
In addition, referring to
In the light emitting phase t3, the potential of the gate drive signal jumps to the second potential, and both the first data write transistor T5 and the second data write transistor T6 are turned off. The potential of the light-emission control signal jumps to the first potential, and both the first light-emission control transistor T1 and the second light-emission control transistor 12 are turned on. The potential of the first node N1 is still the first potential Vdata+Vth, and the drive transistor T0 is turned on. In this way, the drive power terminal LVDD, the light-emitting element L1, the first light-emission control transistor T1, the drive transistor T0, the second light-emission control transistor T2, and the pull-down power terminal LVSS may form a loop. The pull-down power signal supplied by the pull-down power terminal LVSS may be transmitted to the third node N3 via the second light-emission control transistor T2. The drive transistor T0 may transmit the drive signal to the second node N2 in response to the potential of the first node N1 and the potential of the third node N3. The drive signal may be then transmitted to the light-emitting element L1 via the turned-on first light-emission control transistor T1, thereby driving the light-emitting element L1 to emit light.
In addition, referring to
Optionally, in the case that the potential of the pull-down power signal is V_lvss, the potential Vs of the third node N3 (i.e., the source electrode s of the drive transistor T0) in the light emitting phase t3 is V_ivss. The drive signal transmitted by the drive transistor T0 to the light-emitting element L1 based on the potential Vdata+Vth of the first node N1 (i.e., the gate g of the drive transistor T0) and the potential V_lvss of the third node N3 may be a drive current.
The drive current Id may be: Id=k(Vgs−Vth)2=k(Vg−Vs−Vth)2
In the above equation, k represents a constant related to the process design of the drive transistor T0, and k may satisfy the following equation:
In the above equation, μ represents a carrier mobility of the drive transistor T0, COX represents a capacitance of a gate insulating layer of the drive transistor T0, and W/L represents an aspect ratio of the drive transistor T0. In this way, it can be determined that in the case that the light-emitting element L1 works normally, the magnitude of the drive current for driving the light-emitting element L1 is independent of the voltage threshold Vth of the drive transistor T0. Therefore, the influence of the threshold voltage Vth of the drive transistor T0 on the drive current is eliminated. That is, the voltage threshold Vth of the drive transistor T0 is effectively compensated, such that the screen display is more stable, the display uniformity is increased, and the display effect is improved.
In summary, the embodiments of the present disclosure provide a method for driving a pixel circuit. In the light emitting phase, the light-emission control circuit may control the cathode of the light-emitting element and the second node to be conducted, and control the third node and the pull-down power terminal to be conducted, under the control of the light-emission control signal. The drive circuit may control the second node and the third node to be conducted under the control of the potential of the first node. In this way, the potential of the first node is not affected by the potential of the anode of the light-emitting element. Furthermore, the light-emitting element may reliably emit light in the light emitting phase, and a display device including the pixel circuit possesses a greater display effect.
The pixel 000 may include a light-emitting element L1 and the pixel circuit 00 as defined in any one of
The power supply assembly J1 may be connected to the display panel M1, and the power supply assembly 11 may be configured to supply power to the display panel M1.
Optionally, the light-emitting element L1 as described in the embodiment of the present disclosure may be an ultra light-emitting diode (ULED), which may also be referred to as a multi-zone light-distribution independent control LED. Furthermore, the pixel circuit driving the light-emitting element L1 may also be referred to as a ULED pixel circuit. A display device including the ULED pixel circuit may also be referred to as a ULED display device.
Optionally, the display device may include: a ULED display device, a micro LED display device, a liquid crystal display device, an electronic paper, an organic light-emitting diode (OLED) display device, a mobile phone, a tablet computer, a television, a displayer, a notebook computer, a digital photo frame or any other products or components having a display function.
Those skilled in the art may clearly understand that, for the convenience and conciseness of the description, the specific working processes of the pixel circuit, the display substrate, and the display device as defined above can be referred to corresponding processes in the foregoing method embodiments, and the details of which are not repeated herein. The symbol “/” generally indicates that the relationship between the former and later associated objects is selective.
Described above are merely optional embodiments of the present disclosure, and are not intended to limit the present disclosure. Any modifications, equivalent substitutions, improvements and the like made within the spirit and principle of the present disclosure shall fall within the protection scope of the present disclosure.
This application is a U.S. national stage of international application No. PCT/CN2021/080296, filed on Mar. 11, 2021, the disclosure of which is herein incorporated by reference in its entirety.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/080296 | 3/11/2021 | WO |