The present application claims priority of the Chinese Patent Application No. 201810012007.3, filed on Jan. 5, 2018, the disclosure of which is incorporated herein by reference in its entirety as a part of this application.
Embodiments of the disclosure relate to a pixel circuit, a driving method thereof and a display device.
Organic Light-emitting Diode (OLED) display devices have gradually attracted widespread attention due to the advantages such as wide viewing angle, high contrast ratio, fast response speed and higher luminous brightness and lower driving voltage than inorganic light-emitting display devices and the like. Due to the above characteristics, organic light-emitting diodes (OLED) can be applied to devices with display functions such as mobile phones, displays, notebook computers, digital cameras, instruments and meters, etc.
Pixel circuits in OLED display devices generally adopt a matrix driving mode, which is divided into an Active Matrix (AM) driving method and a Passive Matrix (PM) driving method according to whether switching elements are used in each pixel unit. Although PMOLED has advantages such as simple process and low cost, it cannot meet the requirements of display with high resolution and large-size due to PMOLED's shortcomings such as cross talk, high power consumption, short lifetime and the like. In contrast, AMOLED integrates a group of thin film transistors and a storage capacitor(s) in the pixel circuit of each pixel. By controlling the thin film transistors and the storage capacitor(s), the current flowing through the OLED is controlled, so that the OLED emits light as required. Compared with PMOLED, AMOLED requires less driving current, lower power consumption and have longer service lifetime, which can meet the requirements of large-scale display with high resolution and multi-gray. Also, AMOLED has obvious advantages in angle of view, color restoration, power consumption, response time and the like, and is suitable for display devices with high information content and high resolution.
At least one embodiment of the present disclosure provides a pixel circuit including a drive circuit, a data writing circuit, a compensation-and-reset circuit, and a storage circuit. The drive circuit includes a control terminal, a first terminal and a second terminal, and is configured to control a driving current for driving a light-emitting element to emit light; the data writing circuit is connected to the control terminal of the drive circuit and configured to write a data signal to the control terminal of the drive circuit in response to a scanning signal; the compensation-and-reset circuit is connected to the control terminal of the drive circuit and a reset voltage terminal, and is configured to electrically connect the control terminal and the second terminal of the drive circuit and apply a reset voltage to the control terminal of the drive circuit in response to a compensation signal so that the drive circuit is at a fixed off-bias state; the storage circuit is configured to store the data signal that is wrote and a threshold voltage and to couple and adjust a voltage of the control terminal voltage of the drive circuit.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the control terminal of the drive circuit is connected to a first node, the first terminal of the drive circuit is connected to a second node, and the second terminal of the drive circuit is connected to a third node; the data writing circuit comprises a control terminal, a first terminal and a second terminal, which are respectively connected to a scanning line, a data line and the first node; the compensation-and-reset circuit is connected to a compensation signal terminal, a reset voltage terminal, the first node and the third node; the light-emitting element is connected to the third node and a second voltage terminal.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the compensation-and-reset circuit includes a compensation sub-circuit and a reset sub-circuit. The compensation sub-circuit comprises a control terminal, a first terminal and a second terminal, which are respectively connected to the compensation signal terminal, the first node and the third node; the reset sub-circuit comprises a control terminal, a first terminal and a second terminal which are respectively connected to the compensation signal terminal, the reset voltage terminal and the first node, or are respectively connected to the compensation signal terminal, the reset voltage terminal and the third node.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the storage circuit includes a first storage circuit and a second storage circuit. The first storage circuit is connected to the control terminal of the drive circuit and the first terminal of the drive circuit, and configured to store the data signal that is wrote; the second storage circuit is connected to a first voltage terminal and the first terminal of the drive circuit, and is configured to couple and adjust a voltage of the control terminal of the drive circuit.
For example, the pixel circuit provided by one embodiment of the present disclosure further includes a light-emitting control circuit. The light-emitting control circuit includes a control terminal, a first terminal, and a second terminal connected to a light-emitting control line, the first voltage terminal, and the second node, respectively, and configured to apply a first voltage to the second node in response to a light-emitting control signal.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the drive circuit includes a first transistor. The gate electrode of the first transistor is connected to the first node and serves as the control terminal of the drive circuit, the first electrode of the first transistor is connected to the second node and serves as the first terminal of the drive circuit, and the second electrode of the first transistor is connected to the third node and serves as the second terminal of the drive circuit.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the data writing circuit includes a second transistor. A gate electrode of the second transistor, as the control terminal of the data writing circuit, is configured to be connected to the scanning line to receive the scanning signal, a first electrode of the second transistor, as the first terminal of the data writing circuit, is configured to be connected to the data line to receive the data signal, and a second electrode of the second transistor, as the second terminal of the data writing circuit, is connected to the first node.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the compensation sub-circuit includes a third transistor. A gate electrode of the third transistor is configured to be connected to the compensation signal terminal to receive the compensation signal and serves as the control terminal of the compensation sub-circuit, a first electrode of the third transistor is connected to the first node and serves as the first terminal of the compensation sub-circuit, and a second electrode of the third transistor is connected to the third node and serves as the second terminal of the compensation sub-circuit.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the first storage circuit includes a first storage capacitor. A first electrode of the first storage capacitor is connected to the first node, and a second electrode of the first storage capacitor is connected to the second node.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the second storage circuit includes a second storage capacitor. A first electrode of the second storage capacitor is configured to be connected to the first voltage terminal to receive a first voltage, and a second electrode of the second storage capacitor is connected to the second node.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the reset sub-circuit includes a fourth transistor. A gate electrode of the fourth transistor is configured to be connected to the compensation signal terminal to receive the compensation signal and serves as the control terminal of the reset sub-circuit, a first electrode of the fourth transistor is configured and connected to the reset voltage terminal to receive the reset voltage and serves as the first terminal of the reset sub-circuit, a second electrode of the fourth transistor is connected to the first node and serves as the second terminal of the reset sub-circuit, or the second electrode of the fourth transistor is connected to the third node and serves as the second terminal of the reset sub-circuit.
For example, in the pixel circuit provided by an embodiment of the present disclosure, the light-emitting control circuit includes a fifth transistor. A gate electrode of the fifth transistor is configured to be connected to the light-emitting control line, as the control terminal of the light-emitting control circuit, to receive the light-emitting control signal, a first electrode of the fifth transistor is configured to be connected to the first voltage terminal, as the first terminal of the light-emitting control circuit, to receive the first voltage, and a second electrode of the fifth transistor, as the second terminal of the light-emitting control circuit, is connected to the second node.
At least one embodiment of the present disclosure further includes a display device including a plurality of pixel units arranged in an array. Each of the plurality of pixel units includes a pixel circuit provided by any one of embodiments of the present disclosure and a light-emitting element.
For example, the display device provided by an embodiment of the present disclosure further includes a plurality of scanning lines. The plurality of pixel units are arranged in a plurality of rows, control terminals of data writing circuits of pixel circuits of pixel units in a row are connected to a same scanning line, control terminals of compensation-and-reset circuits of the pixel circuits of the pixel units in the row are connected to another scanning line, and the another scanning line is also connected to control terminals of data writing circuits of pixel circuits of pixel units in a previous row.
For example, the display device provided by an embodiment of the present disclosure further includes a plurality of scanning lines and a plurality of reset control lines; the plurality of pixel units are arranged in a plurality of rows, control terminals of data writing circuits of pixel circuits of pixel units in a row are connected to a same scanning line, and control terminals of compensation-and-reset circuits of the pixel circuits of the pixel units in the row are connected to a same reset control line.
At least one embodiment of the present disclosure also provides a driving method for a pixel circuit, including a reset and compensation stage, a data writing stage, and a light-emitting stage. In the reset and compensation stage, the compensation signal is input, the compensation-and-reset circuit is turned on, the first storage circuit is reset, and the drive circuit is compensated so that the drive circuit is in a fixed off-bias state; in the data writing stage, the scanning signal and the data signal are input, the data writing circuit is turned on, the data writing circuit writes the data signal into the first storage circuit, and the second storage circuit couples and adjusts a voltage of the first terminal of the drive circuit according to a voltage variation of the control terminal of the drive circuit; In the light-emitting stage, the driving current is applied to the light-emitting element to drive the light-emitting element to emit light.
At least one embodiment of the present disclosure also provides a driving method for a pixel circuit, including a reset and compensation stage, a data writing stage, and a light-emitting stage. In the reset and compensation stage, the compensation signal is input, the compensation-and-reset circuit is turned on, the first storage circuit is reset, and the drive circuit is compensated so that the drive circuit is in a fixed off-bias state; in the data writing stage, the scanning signal and the data signal are input, the data writing circuit is turned on, the data writing circuit writes the data signal into the first storage circuit, and the second storage circuit couples and adjusts a voltage of the second node according to a voltage variation of the first node; in the light-emitting stage, the light-emitting control signal is input, the light-emitting control circuit and the drive circuit are turned on, the second storage circuit couples and adjusts a voltage of the first node according to a voltage variation of the second node, and the light-emitting control circuit applies the driving current to the light-emitting element to drive the light-emitting element to emit light.
In order to clearly illustrate the technical solution of the embodiments of the present disclosure, the drawings of the embodiments will be briefly described in the following; it is obvious that the described drawings are only related to some embodiments of the present disclosure and thus are not limitative of the present disclosure.
In order to make objects, technical solutions and advantages of the embodiments of the present disclosure apparent, the technical solutions of the embodiments will be described in a clearly and fully understandable way in connection with the drawings related to the embodiments of the present disclosure. Apparently, the described embodiments are just a part but not all of the embodiments of the present disclosure. Based on the described embodiments herein, those skilled in the art can obtain other embodiment(s), without any inventive work, which should be within the scope of the present disclosure.
Unless otherwise defined, all the technical and scientific terms used herein have the same meanings as commonly understood by one of ordinary skill in the art to which the present invention belongs. The terms “first,” “second,” etc., which are used in the description and the claims of the present application for invention, are not intended to indicate any sequence, amount or importance, but distinguish various components. Also, the terms such as “a,” “an,” etc., are not intended to limit the amount, but indicate the existence of at least one. The terms “comprise,” “comprising,” “include,” “including,” etc., are intended to specify that the elements or the objects stated before these terms encompass the elements or the objects and equivalents thereof listed after these terms, but do not preclude the other elements or objects. The phrases “connect”, “connected”, etc., are not intended to define a physical connection or mechanical connection, but may include an electrical connection, directly or indirectly. “On,” “under,” “right,” “left” and the like are only used to indicate relative position relationship, and when the position of the object which is described is changed, the relative position relationship may be changed accordingly.
Due to the hysteresis effect of a drive transistor, when a display device displays a same image for a period of time and switches the image that is displayed previous to a next image, the previous display image will partially remain and emerge in the next image, and an after image will disappear after a period of time. The phenomenon is called a short-term after image. The hysteresis effect is mainly caused by the drift of a threshold voltage (Vth) caused by the residual movable ions in the drive transistor. Because VGS (a voltage between the gate electrode of the drive transistor and a source electrode of the drive transistor) in an initialization stage may be different when different pictures are switched to be displayed, different degrees of the shift of the threshold voltage of the drive transistor may be caused, thereby resulting in the short-term after image.
For example,
At least one embodiment of the present disclosure provides a pixel circuit. The pixel circuit comprises a drive circuit, a data writing circuit, a compensation-and-reset circuit and a storage circuit. The drive circuit includes a control terminal, a first terminal and a second terminal, and is configured to control a driving current for driving a light-emitting element to emit light; the data writing circuit is connected to the control terminal of the drive circuit and is configured to write a data signal to the control terminal of the drive circuit in response to the scanning signal; the compensation-and-reset circuit is connected to the control terminal of the drive circuit and a reset voltage terminal, and is configured to electrically connect the control terminal of the drive circuit and the second terminal of the drive circuit and apply a reset voltage to the control terminal of the drive circuit in response to the compensation signal so that the drive circuit is at a fixed off-bias state; the storage circuit is configured to store the data signal that is wrote and a threshold voltage, and to couple and adjust a voltage of the control terminal of the drive circuit.
At least one embodiment of the present disclosure also provides a driving method and a display device corresponding to the pixel circuit.
According to the pixel circuit, the driving method and the display device provided by the above embodiments of the present disclosure, on the one hand, the driving transistor in the pixel circuit can be in an off-bias state with VGS being a fixed bias in the reset and compensation stage, so that the problem of the short-term after image possibly caused by hysteresis effect can be eliminated; on the other hand, a voltage drop of a power line and the threshold voltage of the drive circuit can be compensated, so that the phenomenon of uneven display of the display device can be avoided, and the display effect of the display device including the pixel circuit can be improved.
Embodiments of the present disclosure and examples thereof will be described in detail below with reference to the accompanying drawings.
An example of an embodiment of the present disclosure provides a pixel circuit 10, for example, is used to sub-pixels of an OLED display device. As shown in
For example, the drive circuit 100 includes a first terminal 110, a second terminal 120, and a control terminal 130, and is configured to control a driving current that drives a light-emitting element 600 to emit light. The control terminal 130 of the drive circuit 100 is connected to a first node N1, the first terminal 110 of the drive circuit 100 is connected to a second node N2, and the second terminal 120 of the drive circuit 100 is connected to a third node N3. For example, in a light-emitting stage, the drive circuit 100 may supply a driving current to the light-emitting element 600 to drive the light-emitting element 600 to emit light, and the light-emitting element 600 may emit light according to a desired “gray scale”. For example, the light-emitting element 600 may adopt an OLED and is configured to be connected to the third node N3 and a second voltage terminal Vss, and embodiments of the present disclosure include but are not limited to this case.
For example, the data writing circuit 200 is connected to the control terminal 130 (the first node N1) of the drive circuit 100 and is configured to write a data signal to the control terminal 130 of the drive circuit 100 in response to a scan signal. For example, the data writing circuit 200 includes a first terminal 210, a second terminal 220, and a control terminal 230, and is connected to a data line (a data signal terminal Vdata), a first node N1, and a scan line (a scan signal terminal G), respectively.
For example, in a data writing stage, the data writing circuit 200 may be turned on in response to a scanning signal, so that the data signal may be written to the control terminal 130 (i.e., the first node N1) of the drive circuit 100, and the data signal may be stored in the first storage circuit 400 to generate the driving current for driving the light-emitting element 600 to emit light according to the data signal, for example, in the light-emitting stage.
For example, the compensation-and-reset circuit 300 is connected to the control terminal 130 (the first node N1) of the drive circuit 100 and a reset voltage terminal Vref, and is configured to electrically connect the control terminal 130 of the drive circuit 100 and the second terminal 120 of the drive circuit 100 and apply the reset voltage to the control terminal 130 of the drive circuit 100 in response to a compensation signal so that the drive circuit is at a fixed off-bias state. For example, the compensation-and-reset circuit 300 may be connected to a compensation signal terminal Comp, the reset voltage terminal Vref, the first node N1, and the third node N3.
For example, as shown in
For example, the reset sub-circuit 320 includes a first terminal 321, a second terminal 322, and a control terminal 323, which are respectively connected to a reset voltage terminal Vref, a third node N3, and the compensation signal terminal Comp (the reset control line). For example, as shown in
It should be noted that in the description of the embodiment of the present disclosure, the symbol Vdata can represent both the data signal terminal and a level of the data signal. Similarly, the symbol Vref can represent both the reset voltage terminal and the reset voltage, the symbol Vdd can represent both a first voltage terminal and a first voltage, and the symbol Vss can represent both the second voltage terminal and a second voltage. The following embodiments are the same and will not be described again.
For example, in a case where the drive circuit 100 is implemented as a drive transistor, for example, a gate electrode of the drive transistor may serve as the control terminal 130 (i.e., the first node N1) of the drive circuit 100, a first electrode (e.g., the source) may serve as the first terminal 110 (i.e., the second node N2) of the drive circuit 100, and a second electrode (e.g., the drain) may serve as the second terminal 120 (i.e., the third node N3) of the drive circuit 100.
For example, in a case where the reset voltage Vref is applied to the gate electrode of the drive transistor through the reset sub-circuit 320 while the source electrode of the drive transistor is in a floating state, a voltage VGS of the gate electrode of the drive transistor and the source electrode of the drive transistor can be satisfied: |VGS|<|Vth|(Vth is the threshold voltage of the drive transistor, for example, Vth is negative value when the drive transistor is a P-type transistor), so that the drive transistor is in a cut-off state where VGS is a fixed bias. With the configuration, whether the data signal of the previous frame is a black signal or a white signal, the driving transistor starts to enter the data writing stage from a fixed off-bias state, for example, so that the problem of the short-term after image that may occur due to the hysteresis effect of the display device using the pixel circuit can be eliminated.
For example, the storage circuit 900 is configured to store the data signal that is wrote and the threshold voltage, and to couple and adjust a voltage of the control terminal 130 of the drive circuit 100. For example, the storage circuit 900 includes a first storage circuit 400 and a second storage circuit 500.
For example, the first storage circuit 400 is connected to the control terminal 130 of the drive circuit 100 and the first terminal 110 of the drive circuit 100, and is configured to store the data signal that is wrote, for example, in the data writing stage. For example, in a case where the first storage circuit 400 includes a storage capacitor, the first storage circuit 400 may store the information related to the threshold voltage of the drive circuit 100 into the storage capacitor accordingly in the compensation stage. For another example, in the data writing stage, the data writing circuit 200 may be turned on in response to the scanning signal, so that the data signal can be written and the data signal that is wrote can be stored in the first storage circuit 400, so that the drive circuit 100 can be controlled by using the stored voltage including the data signal and a voltage applied to the first electrode of the drive circuit during the light-emitting stage, for example, so that the drive circuit 100 can be compensated. For example, the specific process can be referred to the following description, which is not repeated here.
For example, the second storage circuit 500 is connected to the first voltage terminal Vdd and the first terminal 110 (i.e., the second node N2) of the drive circuit 100, and is configured to couple and adjust the voltage of the control terminal 130 (i.e., the first node N1) of the drive circuit 100. For example, in a case where the second storage circuit 500 includes a storage capacitor, when the voltage of the control terminal 130 (i.e., the first node N1) of the drive circuit 100 changes in the light-emitting stage, the second storage circuit 500 can couple and adjust the voltage of the control terminal 130 (i.e., the first node N1) of the drive circuit 100 according to a voltage variation of the second node N2 according to the characteristics of the storage capacitor of the second storage circuit 500, so that the value of the driving current for driving the light-emitting element 600 to emit light in the light-emitting stage can be adjusted.
The pixel circuit 10 provided by the embodiment of the present disclosure can not only eliminate the problem of the short-term after image possibly caused by the hysteresis effect of the display device including the pixel circuit, but also compensate the threshold voltage inside the drive circuit 100, so that the driving current driving the light-emitting element 600 is not affected by the threshold voltage, thereby improving the display effect of the display device including the pixel circuit and prolonging the service lifetime of the light-emitting element 600.
For example, as shown in
For example, the light-emitting control circuit 700 includes a first terminal 710, a second terminal 720, and a control terminal 730, which are respectively connected to a first voltage terminal Vdd, a second node N2, and a light-emitting control line (light-emitting control terminal Em), and are configured to apply a first voltage to the second node N2 in response to a light-emitting control signal.
For example, in a light-emitting stage, the light-emitting control circuit 700 is turned on in response to the light-emitting control signal provided by a light-emitting control line (a light-emitting control terminal Em), so that the first voltage provided by the first voltage terminal Vdd can be applied to the first terminal 110 (i.e., the second node N2) of the drive circuit 100, and at the same time, the drive circuit 100 can apply the first voltage to the light-emitting element 600 to provide a drive voltage to drive the light-emitting element 600 to emit light.
It should be noted that in the embodiment of the present disclosure, the first voltage terminal Vdd, for example, continues to input a DC high level signal, and the DC high level is referred as the first voltage; the second voltage terminal Vss, for example, continues to input a DC low level signal, and the DC low level is referred as the second voltage, for example, the second voltage is smaller than the first voltage. The following embodiments are the same and will not be described again.
For example, the pixel circuit 10 as shown in
For example, as shown in
The data writing circuit 200 may be implemented as a second transistor T2. A gate electrode of the second transistor T2 is configured to be connected to a scan line (scan signal terminal G) to receive a scan signal as a control terminal 230 of the data writing circuit 200, a first electrode of the second transistor T2 is configured to be connected to a data line (data signal terminal Vdata) to receive a data signal as a first terminal 210 of the data writing circuit 200, and a second electrode of the second transistor T2 is connected to the first node N1 as a second terminal 220 of the data writing circuit 200.
The compensation sub-circuit 310 may be implemented as a third transistor T3. A gate electrode of the third transistor T3, as a control terminal 313 of the compensation sub-circuit 310, is configured to be connected to the compensation signal terminal Comp to receive the compensation signal, a first electrode of the third transistor T3 is connected to the first node N1 and serves as the first terminal 311 of the compensation sub-circuit 310, and a second electrode of the third transistor T3 is connected to the third node N3 as a second terminal 312 of the compensation sub-circuit 310.
The reset sub-circuit 320 may be implemented as a fourth transistor T4. A gate electrode of the fourth transistor T4, as a control terminal 323 of the reset sub-circuit 320, is configured to be connected to the compensation signal terminal Comp to receive the compensation signal, a first electrode of the fourth transistor T4, as the first terminal of the reset sub-circuit 320, is configured to be connected to the reset voltage terminal Vref to receive the reset voltage, and a second electrode of the fourth transistor T4 is connected to the third node N3 as a second terminal 322 of the reset sub-circuit 320, or as shown in
The first storage circuit 400 may be implemented as a first storage capacitor C1. A first electrode of the first storage capacitor C1 is connected to the first node N1, and a second electrode of the first storage capacitor C1 is connected to the second node N2.
The second storage circuit 500 may be implemented as a second storage capacitor C2. A first electrode of the second storage capacitor C2 is configured to be connected to the first voltage terminal Vdd to receive the first voltage, and a second electrode of the second storage capacitor C2 is connected to the second node N2.
The light-emitting control circuit 700 may be implemented as a fifth transistor T5. A gate electrode of the fifth transistor T5, as a control terminal 730 of the light-emitting control circuit 700, is configured to be connected to a light-emitting control line (a light-emitting control terminal Em) to receive the light-emitting control signal, a first electrode of the fifth transistor T5, as a first terminal 710 of the light-emitting control circuit 700, is configured to be connected to the first voltage terminal Vdd to receive the first voltage, and a second electrode of the fifth transistor T5, as a second terminal 720 of the light-emitting control circuit 700, is connected to the second node N2.
In the description of the present disclosure, the first node, the second node, and the third node do not represent actual components, but represent junction points of related electrical connections in the circuit diagram.
The number of transistors in the drive circuit of the pixel circuit 10 provided by the embodiment of the present disclosure can be reduced by two compared with the number of transistors in the drive circuit of the OLED display device in current mass production, thus the pixel circuit 10 can be applicable to the design of display devices with high pixels.
The operation principle of the pixel circuit 10 as shown in
As shown in
It should be noted that
In the reset and compensation stage 1, a compensation signal is input, the compensation-and-reset circuit 300 is turned on, the first storage circuit 400 is reset, and the drive circuit 100 is compensated so that the drive circuit 100 is at a fixed off-bias state.
As shown in
As shown in
After the reset and compensation stage 1, the potential of the first node N1 is the reset voltage Vref and the potential of the second node N2 is Vref-Vth, that is, the voltage information with the threshold voltage Vth is stored in the first storage capacitor C1 for compensating the threshold voltage of the first transistor T1 itself in the light-emitting stage.
In the reset and compensation stage 1, the first storage capacitor C1 is reset to discharge the voltage stored into the first storage capacitor C1, so that data signal in subsequent stages can be stored into the first storage capacitor C1 more quickly and reliably. Also, the third node N3 is also reset, that is, the light-emitting element OLED is reset, so that the light-emitting element OLED can be displayed in a black state without emitting light before the light-emitting stage 3, and display effects such as the contrast of a display device using the pixel circuit are improved.
In the data writing stage 2, a scanning signal and a data signal are input, and the data writing circuit 200 is turned on. The data writing circuit 200 writes the data signal into the first storage circuit 400. The second storage circuit 500 couples and adjusts the voltage of the first terminal 110 (the second node N2) of the drive circuit 100 according to the voltage variation of the control terminal 130 (the first node N1) of the drive circuit 100.
As shown in
As shown in
After the data writing stage 2, the potential of the first node N1 is the level Vdata of the data signal, and the potential of the second node N2 is Vref−Vth+(Vdata−Vref)* C1/(C1+C2), that is, the voltage information with the data signal Vdata is stored into the first storage capacitor C1 for providing gray-scale display data in the light-emitting stage.
In the light-emitting stage 3, a light-emitting control signal is input, and the light-emitting control circuit 700 and the drive circuit 100 are turned on. The second storage circuit 500 couples and adjusts the voltage of the first node N1 according to the voltage variation of the second node N2. The light-emitting control circuit 700 applies a driving current to the light-emitting element 600 to drive the light-emitting element 600 to emit light.
As shown in
As shown in
Specifically, the value of the driving current IOLED flowing through the light-emitting element OLED can be obtained according to the following formula:
I
OLED=1/2*K*(Vgs−Vth)2,
where k=w*Cox*U/L.
The following values is given:
The following formula can be obtained by substituting the above values:
I
OLED=1/2*K*((Vdata−Vref)*C2/(C1+C2))2,
where K=W*Cox*U/L.
In the above formula, Vth represents the threshold voltage of the first transistor T1, Vgs represents the voltage between the gate electrode and the source electrode (here, the first electrode) of the first transistor T1, VN1 represents the potential of the first node N1, VN2 represents the potential of the second node N2, and K is a constant value related to the drive transistor. From the above calculation formula of IOLED, it can be seen that the driving current IOLED flowing through the light-emitting element OLED is no longer related to the threshold voltage Vth of the first transistor T1, thus the compensation for the pixel circuit can be realized, the problem of threshold voltage drift of the drive transistor (the first transistor T1 in the embodiment of the present disclosure) due to process and long-term operation is solved, and the display unevenness caused by the influence of the threshold voltage drift on the driving current IOLED is eliminated. It can also be seen that the driving current IOLED flowing through the light-emitting element OLED is no longer related to the first voltage Vdd, thus solving the problem of uneven display of the display panel, which is caused by deviation of the first voltage Vdd caused by voltage drop of the power supply line. The pixel circuit according to the embodiment of the present disclosure can improve the display effect of the display device using the pixel circuit.
In addition, the sizes of the first storage capacitor C1 and the second storage capacitor C2 can be selected, for example, such that the capacitance value C2 is much larger than the capacitance value C1, then the above calculation formula can be simplified as:
I
OLED≈1/2*K*(Vdata−Vref)2
Therefore, it can be seen that the driving current IOLED flowing through the light-emitting element OLED is no longer related to the specific values of the capacitance values C1 and C2, so that the influence of the fluctuation of the capacitance value on the driving current caused by the manufacturing process of the first storage capacitor C1 and the second storage capacitor C2 can be overcome, and the display effect of the display device using the pixel circuit can be further improved.
It should be noted that the transistors used in the embodiments of the present disclosure can be thin film transistors or field effect transistors or other switching devices with the same characteristics, and the embodiments of the present disclosure are all described with the thin film transistors as examples. The source electrode of the transistor and drain electrode of the transistor used here can be symmetrical in structure, so the source electrode of the transistor and drain electrode of the transistor can be structurally indistinguishable. In the embodiment of the present disclosure, in order to distinguish the two electrodes of the transistor except the gate electrode, one electrode is directly described as the first electrode and the other electrode is described as the second electrode.
In addition, it should be noted that the transistors in the pixel circuit 10 as shown in
The embodiment of the present disclosure includes but is not limited to the configuration mode as shown in
For example, as shown in
It should be noted that, in the embodiment of the present disclosure, when the driving transistor, i.e., the first transistor T1, is an N-type transistor, it can be manufactured using an IGZO (Indium Gallium Zinc Oxide) manufacturing process, which can effectively reduce the size of the driving transistor and prevent the occurrence of leakage current compared with the LTPS (Low Temperature Poly Silicon) manufacturing process.
An embodiment of the present disclosure also provides a display device 1, as shown in
For example, in an example, the plurality of pixel units P are arranged in a plurality of rows, control terminals of data writing circuits 200 of pixel circuits 10 of pixel units P in a row are connected to the same scanning line GL to provide scanning signals to the data writing circuit 200, and control terminals of compensation-and-reset circuits 300 of the pixel circuits 10 of the pixel units P in the row are connected to another scanning line GL to provide compensation signals to the compensation-and-reset circuits 300. For example, the another scanning line GL is also connected to control terminals of data writing circuits 200 of pixel circuits 10 of pixel units P in a previous row. For example, the data line DL in each column is connected to first terminals (input terminals) of data writing circuits 200 in the pixel circuits 10 in the column to provide a data signal.
Also for example, in another example, the display device 1 may further include a plurality of reset control lines. For example, a plurality of pixel units P are arranged in a plurality of rows, the control terminals of the data writing circuits 200 of the pixel circuits 10 of the pixel units P in a row are connected to a same scanning line, and the control terminals of the compensation-and-reset circuits 300 of the pixel circuits 10 of the pixel units P in a row are connected to a same reset control line (the compensation signal terminal Comp).
For example, in a case where the pixel circuit 10 includes the light-emitting control circuit 700, the display device 1 may further include a plurality of light-emitting control lines.
For example, the light-emitting control circuit 700 includes a control terminal, a first terminal, and a second terminal, which are respectively connected to a light-emitting control line (a light-emitting control terminal Em), a first voltage terminal Vdd, and a second node N2, and configured to apply the first voltage Vdd to the second node N2 in response to a light-emitting control signal. For example, the light-emitting control line in each row is connected to the light-emitting control terminal Em of the pixel circuits in a row (i.e., connected to the light-emitting control circuit 700) to provide a light-emitting control signal.
It should be noted that the display device 1 as shown in
For example, as shown in
As shown in
For example, the gate driver 12 supplies a plurality of strobe signals to the plurality of scanning lines GL according to a plurality of scan control signals GCS originating from the timing controller 13. The plurality of strobe signals include a scan signal, a light-emitting control signal, and a compensation signal. These signals are supplied to each pixel unit P through the plurality of scanning lines GL.
For example, the data driver 14 converts the digital image data RGB input from the timing controller 13 into the data signal according to a plurality of data control signals DCS originating from the timing controller 13 using a reference gamma voltage. The data driver 14 supplies converted data signals to the plurality of data lines DL.
For example, the timing controller 13 sets externally input image data RGB to match the size and resolution of the display panel 11, and then supplies the set image data to the data driver 14. The timing controller 13 generates the plurality of scan control signals GCS and the plurality of data control signals DCS using synchronization signals (e.g., a dot clock DCLK, a data enable signal DE, a horizontal synchronization signal Hsync, and a vertical synchronization signal Vsync) input from outside the display device. The timing controller 13 supplies the generated scan control signal GCS and the data control signal DCS to the gate driver 12 and the data driver 14, respectively, for controlling the gate driver 12 and the data driver 14.
For example, the data driver 14 may be connected to the plurality of data lines DL to provide a data signal Vdata; also, it can also be connected to a plurality of first voltage lines, a plurality of second voltage lines and a plurality of reset voltage lines to provide a first voltage, a second voltage and a reset voltage, respectively.
For example, the gate driver 12 and the data driver 13 may be implemented as semiconductor chips. The display device 1 may also include other components, such as a signal decoding circuit, a voltage conversion circuit, etc. These components may, for example, adopt conventional components, which will not be described in detail here.
The progressive scanning process of the display device 1 will be described below in connection with the description of the operation principle of the pixel circuit 10 as shown in
For example, pixel circuits in an N-th row receive the scan signal on the scan line in an (N−1)-th row and enter the reset and compensation stage. At the reset and compensation stage, threshold voltages Vth of drive transistors (T1) in the pixel circuits of the pixel units in the N-th row are written into the first storage circuits for compensating the threshold voltage Vth in the subsequent light-emitting stage.
The pixel circuits in the N-th row enters the data writing stage after passing through the reset and compensation stage. In the data writing stage, the data signal Vdata is written into the pixel circuits in the N-th row for providing corresponding gray scale display data in the subsequent light-emitting stage. At this time, pixel circuits in an (N+1)-th row are in the reset and compensation stage, and corresponding threshold voltages Vth are written into the pixel circuits in the (N+1)-th row.
The pixel circuits in the N-th row enters the light-emitting stage after passing through the data writing stage, and light-emitting control circuits 700 in the pixel circuits in the N-th row are turned on by receiving a turned-on signal provided by the light-emitting control line in the N-th row, so that the pixel circuits in the N-th row realizes light-emitting display. At the same time, the pixel circuits in the (N+1)-th row are in the data writing stage, and the corresponding data signal Vdata is written into the pixel circuits in the (N+1)-th row. At the next moment, the light-emitting control circuits 700 of the pixel circuits in the (N+1)-th row is received to a turned-on signal provided by the light-emitting control line in the (N+1)-th row and turned on to realize light-emitting display, and so on, thus realizing progressive scanning display.
The technical effect of the display device 1 can be, referred to the technical effect of the pixel circuit 10 provided in the embodiments of the present disclosure, which will not be repeated here.
For example, the display device 1 provided in this embodiment may be any product or component with display function such as electronic paper, mobile phone, tablet computer, television, display, notebook computer, digital photo frame, navigator, etc.
An embodiment of the present disclosure also provides a driving method that can be used to drive the pixel circuit 10 provided by the embodiment of the present disclosure. For example, the driving method includes the following operations.
In a reset and compensation stage, a compensation signal is input, the compensation-and-reset circuit 300 is turned on, the first storage circuit 400 is reset, and the drive circuit 100 is compensated so that the drive circuit 100 is in a fixed off-bias state;
In a data writing stage, a scanning signal and a data signal are input, and the data writing circuit 200 is turned on. The data writing circuit 200 writes the data signal into the first storage circuit 400. The second storage circuit 500 couples and adjusts the voltage of the second node N2 according to the voltage variation of the first node N1.
For example, in an example (excluding the light-emitting control circuit), in the light-emitting stage, a driving current is applied to the light-emitting element 600 to cause it to emit light. For example, in another example (including the light-emitting control circuit 700), in the light-emitting stage, a light-emitting control signal is input, the light-emitting control circuit 700 and the drive circuit 100 are turned on, the second storage circuit 500 couples and adjusts the voltage of the first node N1 according to the voltage variation of the second node N2, and the light-emitting control circuit 700 applies a driving current to the light-emitting element 600 to drive the light-emitting element 600 to emit light.
The driving method provided in this embodiment can eliminate the problem of the short-term after image that may occur due to the hysteresis effect, and can also compensate the threshold voltage of the drive circuit, for example, to avoid uneven display, thereby improving the display effect of the display device using the pixel circuit.
The above description is only a specific embodiment of the present disclosure, but the scope of protection of the present disclosure is not limited thereto, and the scope of protection of the present disclosure shall be subject to the scope of protection of the claims.
Number | Date | Country | Kind |
---|---|---|---|
201810012007.3 | Jan 2018 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2018/116769 | 11/21/2018 | WO | 00 |