The present disclosure relates to the field of display technologies, and in particular relates to a pixel circuit, a method for driving the same, and a display panel.
An active matrix organic light emitting diode (AMOLED) display panel generally includes a plurality of pixels, each pixel includes a pixel circuit and a light-emitting element coupled to each other, and the pixel circuit is configured to drive the light-emitting element to emit light.
In the related art, each pixel circuit includes a data write circuit, a reset circuit and a drive circuit. Both of the reset circuit and the drive circuit are coupled to the light-emitting element, and both of the drive circuit and the data write circuit are coupled at a target node. The reset circuit is configured to transmit a reset signal to the light-emitting element, the data write circuit is configured to transmit a data signal to the target node, and the drive circuit is configured to drive the light-emitting element to emit light based on the potential of the target node.
Embodiments of the present disclosure provide a pixel circuit, a method for driving the same, and a display panel. The technical solutions are as follow.
In an aspect, a pixel circuit is provided. The pixel circuit includes:
Optionally, a difference between a first potential difference and a second potential difference of the pixel circuit in a light-emitting stage is smaller than or equal to a difference threshold;
Optionally, the first reset circuit includes a first reset transistor; wherein
Optionally, the difference threshold is greater than or equal to 0 V and smaller than or equal to 0.5 V.
Optionally, a potential of the first initial power supply signal is greater than a minimum potential of the data signal and smaller than a turn-on potential of a transistor in the drive circuit.
Optionally, a potential of the first initial power supply signal is smaller than a minimum potential of the data signal.
Optionally, the second reference node is a series node of a double-gate transistor in the first reset circuit; and
the potential of the first initial power supply signal is greater than a sum of the minimum potential of the data signal and a threshold voltage of any transistor in the double-gate transistor in the first reset circuit.
Optionally, a potential of the first initial power supply signal is smaller than or equal to a difference between a minimum potential of the data signal and a first reference potential;
Optionally, the potential of the second initial power supply signal is smaller than or equal to a sum of the potential of the pull-down power supply signal and a second reference potential;
Optionally, a minimum potential of the data signal is the same as the potential of the pull-down power supply signal.
Optionally, a potential of the first initial power supply signal is smaller than the minimum potential of the data signal, and the potential of the second initial power supply signal is greater than the minimum potential of the data signal.
Optionally, the second reset circuit includes a second reset transistor; wherein
Optionally, the first reset signal terminal and the second reset signal terminal are the same reset signal terminal.
Optionally, the compensation circuit includes a compensation transistor, and the compensation transistor is a double-gate transistor; wherein
Optionally, the data write circuit includes a data write transistor; and the drive circuit includes a drive transistor; wherein
Optionally, the pixel circuit further includes a first light-emitting control circuit, a second light-emitting control circuit and a storage circuit; wherein
Optionally, the first light-emitting control circuit includes a first light-emitting control transistor; the second light-emitting control circuit includes a second light-emitting control transistor; and the storage circuit includes a storage capacitor; wherein
In another aspect, a method for driving a pixel circuit is provided. The method includes:
In still another aspect, a display panel is provided. The display panel includes a plurality of pixels, wherein at least one of the pixels includes a light-emitting element and the pixel circuit described in the above aspect. The pixel circuit is coupled to the light-emitting element and configured to drive the light-emitting element to emit light.
For clearer descriptions of the technical solutions in the embodiments of the present disclosure, the following briefly introduces the accompanying drawings required for describing the embodiments. Apparently, the accompanying drawings in the following descriptions show merely some embodiments of the present disclosure, and a person of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
The present disclosure will be described in further detail below with reference to the accompanying drawings, to present the objectives, technical solutions, and advantages of the present disclosure more clearly.
Transistors adopted in all the embodiments of the present disclosure may be thin film transistors (TFTs), field effect transistors (FETs) or other devices having the same properties. Based on their functions in the circuit, the transistors adopted in the embodiments of the present disclosure are generally switching transistors. Since a source and a drain of the switching transistor adopted herein are symmetrical, the source and drain are interchangeable. In the embodiments of the present disclosure, the source is referred to as a first electrode and the drain is referred to as a second electrode; or, the drain may be referred to as a first electrode and the source may be referred to as a second electrode. Based on the formation in the drawings, an intermediate end of the transistor is the gate, a signal input end of the transistor is the source and a signal output end of the transistor is the drain. In addition, the switching transistor adopted in the embodiments of the present disclosure may include any one of a P-type switching transistor and an N-type switching transistor. The P-type switching transistor is turned on when the gate is at a low level and turned off when the gate is at a high level, and the N-type switching transistor is turned on when the gate is at a high level and turned off when the gate is at a low level. Moreover, a plurality of signals in the embodiments of the present disclosure each have a first potential and a second potential. The first potential and the second potential merely indicate that the potential of the signal has two quantities of state, rather than indicating that the first potential or the second potential has a specific value in the whole text.
Flicker of a display panel refers to the phenomenon that the screen flickers continuously when the display panel displays a picture. Flicker is an unfavorable state of the display panel, and usually occurs in low-frequency driving circumstances. Severe flicker may cause poor quality of the picture displayed on the display panel, and may result in fatigue of human eyes during watching, thereby affecting the user experience. An embodiment of the present disclosure provides a pixel circuit, and a display panel including the pixel circuit is not prone to flicker and thus has a better display effect.
The data write circuit 01 may be coupled to a gate drive terminal GATE, a data signal terminal DATA and a first node N1. Coupling may refer to an electrical connection. The data write circuit 01 may be configured to transmit a data signal provided by the data signal terminal DATA to the first node N1 in response to a gate drive signal provided by the gate drive terminal GATE.
For example, the data write circuit 01 may transmit the data signal provided by the data signal terminal DATA to the first node N1 in response to a potential of the gate drive signal provided by the gate drive terminal GATE being a first potential. Optionally, the first potential may be an effective potential.
The compensation circuit 02 may be coupled to the gate drive terminal GATE, a second node N2 and a third node N3, and configured to adjust a potential of the second node N2 and a potential of the third node N3 in response to the gate drive signal. In the embodiment of the present disclosure, the compensation circuit 02 may include a double-gate transistor, and the double-gate transistor refers to a transistor including two switching tubes connected in series.
For example, the compensation circuit 02 may adjust the potential of the third node N3 based on the potential of the second node N2 in response to the potential of the gate drive signal being the first potential.
The first reset circuit 03 may be coupled to a first reset signal terminal RST1, a first initial power supply terminal VINIT1 and the third node N3, and configured to transmit a first initial power supply signal provided by the first initial power supply terminal VINIT1 to the third node N3 in response to a first reset signal provided by the first reset signal terminal RST1. In the embodiment of the present disclosure, the first reset circuit 03 may include a double-gate transistor or a single-gate transistor, and the single-gate transistor refers to a transistor including only one switching tube.
For example, the first reset circuit 03 may transmit the first initial power supply signal provided by the first initial power supply terminal VINIT1 to the third node N3 in response to a potential of the first reset signal provided by the first reset signal terminal RST1 being the first potential. The potential of the first initial power supply signal may be a second potential. Optionally, the second potential may be an ineffective potential, and the first potential may be a low potential relative to the second potential.
The drive circuit 04 may be coupled to the first node N1, the second node N2 and the third node N3, and configured to transmit a drive signal to the second node N2 in response to the potential of the third node N3 and the potential of the first node N1.
For example, the drive circuit 04 may transmit the drive signal (e.g., drive current) to the second node N2 based on the potential of the third node N3 and the potential of the first node N1 in a light-emitting stage. A light-emitting element may be coupled to the second node N2 and may be driven by the drive signal to emit light.
The second reset circuit 05 may be coupled to a second reset signal terminal RST2, a second initial power supply terminal VINIT2 and a first electrode of the light-emitting element L, and a second electrode of the light-emitting element L1 may be coupled to a pull-down power supply terminal VSS. The second reset circuit 05 may be configured to transmit a second initial power supply signal provided by the second initial power supply terminal VINIT2 to the first electrode of the light-emitting element L1 in response to a second reset signal provided by the second reset signal terminal RST2. The first electrode of the light-emitting element L1 may be an anode shown in
For example, the second reset circuit 05 may transmit the second initial power supply signal provided by the second initial power supply terminal VINIT2 to the first electrode of the light-emitting element L1 in response to the potential of the second reset signal provided by the second reset signal terminal RST2 being the first potential. Optionally, the potential of the second initial power supply signal may be the second potential, and may be different from the potential of the first initial power supply signal, that is, the second initial power supply terminal VINIT2 and the first initial power supply terminal VINIT1 are two independent initial power supply terminals.
Optionally, in the embodiment of the present disclosure, the potential of the second initial power supply signal may be smaller than 0. The difference between the potential of the second initial power supply signal and a potential of a pull-down power supply signal provided by the pull-down power supply terminal VSS may be smaller than a turn-on voltage of the light-emitting element L1, and the potential of the second initial power supply signal may be greater than the potential of the pull-down power supply signal. It should be noted that the potential of the second initial power supply signal may be flexibly set based on the luminance of the display panel when displaying a black-state picture, to ensure a better display effect of the black-state picture.
The turn-on voltage of the light-emitting element L1 refers to a minimum voltage required for turning on the light-emitting element L1. The light-emitting element L1 generally may not be turned on until the voltage difference between the first electrode of the light-emitting element L1 and the second electrode of the light-emitting element L1 reaches the turn-on voltage. In this way, by setting the difference between the potential of the second initial power supply signal written into the first electrode of the light-emitting element L1 and the potential of the pull-down power supply signal written into the second electrode of the light-emitting element L1 to be smaller than the turn-on voltage of the light-emitting element L1, the problem that the light-emitting element L1 is mistakenly turned on prior to the light-emitting stage can be effectively prevented, and normal display of the display panel can be ensured.
In addition, the drive signal transmitted by the drive circuit 04 to the second node N2 is at a low potential when the display panel displays a low-grayscale picture. In the case that the second initial power supply signal written into the first electrode of the light-emitting element L is also at a low potential, it takes a longer time to reach the turn-on voltage of the light-emitting element L1 in the light-emitting stage. In other words, it takes a longer time for the light-emitting element L1 to be turned on in the light-emitting stage. In this way, the display panel may be in low luminance for a longer time when displaying one frame of picture. When human eyes catch the luminance difference of the display panel, visual flicker may occur, which affects the user's viewing experience. The flicker may also be referred to as a low-grayscale flicker.
However, in the embodiment of the present disclosure, since the potential of the second initial power supply signal is set to be greater than the potential of the pull-down power supply signal, when the display panel displays the low-grayscale picture, the voltage difference between the first electrode of the light-emitting element L1 and the second electrode of the light-emitting element L1 may rapidly increase to the voltage required for turning on the light-emitting element L1 in the light-emitting stage, that is, the turn-on voltage of the light-emitting element L1. In other words, the light-emitting element L1 may be turned on in a short period of time, that is, it is easier to turn on the light-emitting element L1. In this way, the display panel can be effectively prevented from the low-grayscale flicker.
In summary, the embodiment of the present disclosure provides the pixel circuit. In the pixel circuit, the data write circuit may transmit the data signal to the first node; the compensation circuit may adjust the potential of the second node and the potential of the third node based on the gate drive signal; the first reset circuit may transmit the first initial power supply signal to the third node; the drive circuit may transmit the drive signal to the second node based on the potential of the third node and the potential of the first node; and the second reset circuit may transmit the second initial power supply signal to the light-emitting element. In addition, the compensation circuit includes the double-gate transistor. Since the difference between the potential of the second initial power supply signal and the potential of the pull-down power supply signal is smaller than the turn-on voltage of the light-emitting element, and the potential of the second initial power supply signal is greater than the potential of the pull-down power supply signal, not only the light-emitting element can be effectively prevented from being turned on mistakenly prior to the light-emitting stage, but also it is easier to turn on the light-emitting element in the light-emitting stage, which effectively prevents the display panel from flicker.
Optionally, the potential of the second initial power supply signal may be smaller than or equal to the sum of the potential Vss of the pull-down power supply signal and a second reference potential. The second reference potential may be 0.5 V. Therefore, the potential Vinit2 of the second initial power supply signal may be smaller than or equal to Vss+0.5 V.
By taking the luminous intensity per unit area of the display panel is 450 nit, and the display panel displays a 32 grayscale picture as a test condition,
In
In
In the embodiment of the present disclosure, a series node between two transistors in the double-gate transistor included in the compensation circuit 02 may be defined as a first reference node, and one of a series node between two transistors in the double-gate transistor included in the first reset circuit 03 and a coupling node between the single-gate transistor included in the first reset circuit 03 and the first initial power supply terminal VINIT1 may be defined as a second reference node. On this basis, a potential difference between the third node N3 and the first reference node may be defined as a first potential difference, and a potential difference between the third node N3 and the second reference node may be defined as a second potential difference.
It should be noted that in the light-emitting stage, both of the potential of the first reference node and the potential of the second reference node may influence the potential of the third node N3 due to the electric leakage of the transistor included in the compensation circuit 02 and/or electric leakage of the transistor included in the first reset circuit 03, and the influences are generally opposite. On this basis, if the degree of influence of the potential of the first reference node on the potential of the third node N3 differs greatly from the degree of influence of the potential of the second reference node on the potential of the third node N3, that is, if the first potential difference and the second potential difference defined above differ greatly, the potential of the third node N3 may be poor in stability. Thus, when the display panel displays one frame of picture, the luminance changes greatly, that is, the luminance retention rate is low. If the luminance changes greatly, it may be observed by human eyes, and the display panel may flicker.
However, in the embodiment of the present disclosure, in the light-emitting stage, the difference between the first potential difference and the second potential difference is smaller than or equal to a difference threshold, that is, there is a small difference between the first potential difference and the second potential difference. In this way, the degree of influence of the potential of the first reference node on the potential of the third node N3 may differ slightly from the degree of influence of the potential of the second reference node on the potential of the third node N3. Thus, good stability of the potential of the third node N3 can be effectively ensured, and flicker of the display panel can be reduced.
For example, in the case that the difference between the first potential difference and the second potential difference is set to equal the difference threshold and the difference threshold is set to be 0, the first potential difference and the second potential difference may be equal. In other words, the degree of influence of the potential of the first reference node on the potential of the third node N3 may be the same as the degree of influence of the potential of the second reference node on the potential of the third node N3, which effectively reduces flicker of the display panel.
Optionally, in the embodiment of the present disclosure, the difference between the first potential difference and the second potential difference may be made smaller than or equal to the difference threshold by adjusting the potential of the first initial power supply signal.
By testing, the potential of the third node N3 is generally low when the display panel displays a high-grayscale picture. Correspondingly, the first potential difference may differ greatly from the second potential difference in this case. Therefore, the above-mentioned flicker may also be referred to as a high-grayscale flicker. In other words, the high-grayscale flicker of the display panel can be effectively reduced by setting the difference between the first potential difference and the second potential difference to be less than or equal to the difference threshold.
Optionally, the difference threshold between the first potential difference and the second potential difference described in the above embodiments may be greater than or equal to 0 V and smaller than or equal to 0.5 V. It is to be understood that, the smaller the difference threshold is, the smaller the difference between the first potential difference and the second potential difference is, and the better the effect of reducing the flicker of the display panel can be achieved.
A gate of the compensation transistor T1 may be coupled to the gate drive terminal GATE, a first electrode of the compensation transistor T1 may be coupled to the second node N2, and a second electrode of the compensation transistor T1 may be coupled to the third node N3. Furthermore, it can be seen from
A gate of the first reset transistor T2 may be coupled to the first reset signal terminal RST1, a first electrode of the first reset transistor T2 may be coupled to the first initial power supply terminal VINIT1, and a second electrode of the first reset transistor T2 may be coupled to the third node N3.
As an optional implementation, the first reset transistor T2 may be a double-gate transistor as shown in
As another optional implementation, the first reset transistor T2 may be a single-gate transistor as shown in
The first light-emitting control circuit 06 may be coupled to a light-emitting control terminal EM, a drive power supply terminal VDD and a first node N1, and configured to transmit a drive power supply signal provided by the drive power supply terminal VDD to the first node N1 in response to a light-emitting control signal provided by the light-emitting control terminal EM.
For example, the first light-emitting control circuit 06 may transmit the drive power supply signal provided by the drive power supply terminal VDD to the first node N1 when a potential of the light-emitting control signal provided by the light-emitting control terminal EM is the first potential.
The second light-emitting control circuit 07 may be coupled to the light-emitting control terminal EM, the second node N2 and the first electrode of the light-emitting element L1, and configured to control conduction/non-conduction between the second node N2 and the first electrode of the light-emitting element L1 in response to the light-emitting control signal.
For example, the second light-emitting control circuit 07 may control the second node N2 to be conducted with the first electrode of the light-emitting element L1 in response to the potential of the light-emitting control signal being the first potential, and may control the second node N2 to be non-conducted with the first electrode of the light-emitting element L1 in response to the potential of the light-emitting control signal being the second potential. When the second node N2 is conducted with the first electrode of the light-emitting element L1, the drive signal transmitted by the drive circuit 04 to the second node N2 may be transmitted to the first electrode of the light-emitting element L1 via the second light-emitting control circuit 07, so as to drive the light-emitting element L1 to emit light.
The storage circuit 08 may be coupled to the drive power supply terminal VDD and the third node N3, and configured to adjust the potential of the third node N3 based on the drive power supply signal.
A gate of the second reset transistor T5 may be coupled to the second reset signal terminal RST2, a first electrode of the second reset transistor T5 may be coupled to the second initial power supply terminal VINIT2, and a second electrode of the second reset transistor T5 may be coupled to the first electrode of the light-emitting element L1.
Optionally, the first reset signal terminal RST1 and the second reset signal terminal RST2 may be the same reset signal terminal.
A gate of the data write transistor T3 may be coupled to the gate drive terminal GATE, a first electrode gate of the data write transistor T3 coupled to the data signal terminal DATA, and a second electrode gate of the data write transistor T3 coupled to the first node N1.
A gate of the drive transistor T4 may be coupled to the third node N3, a first electrode gate of the drive transistor T4 may be coupled to the first node N1, and a second electrode gate of the drive transistor T4 may be coupled to the second node N2.
A gate of the first light-emitting control transistor T6 may be coupled to the light-emitting control terminal EM, a first electrode of the first light-emitting control transistor T6 may be coupled to the drive power supply terminal VDD, and a second electrode of the first light-emitting control transistor T6 may be coupled to the first node N1.
A gate of the second light-emitting control transistor T7 may be coupled to the light-emitting control terminal EM, a first electrode of the second light-emitting control transistor T7 may be coupled to the second node N2, and a second electrode of the second light-emitting control transistor T7 may be coupled to the first electrode of the light-emitting element L.
One end of the storage capacitor C1 may be coupled to the third node N3, and the other end of the storage capacitor C1 may be coupled to the drive power supply terminal VDD.
It should be noted that referring to
First, the working principle of the pixel circuit is described below by taking the structure shown in
In the resetting stage t1, both of the potential of the first reset signal provided by the first reset signal terminal RST1 and the potential of the second reset signal provided by the first reset signal terminal RST2 are the first potential. The first reset transistor T2 and the second reset transistor T5 are turned on. The first initial power supply signal provided by the first initial power supply terminal VINIT1 may be transmitted to the third node N3 via the turned-on first reset transistor T2, so as to reset the third node N3. The second initial power supply signal may be transmitted to the first electrode of the light-emitting element L1 via the turned-on second reset transistor T5, so as to reset the first electrode of the light-emitting element L1.
In the data writing stage t2, the potential of the gate drive signal provided by the gate drive terminal GATE is the first potential, and both of the data write transistor T3 and the compensation transistor T1 are turned on. The data signal provided by the data signal terminal DATA may be transmitted to the first node N1 via the turned-on data write transistor T3. In addition, in the resetting stage t1, the first initial power supply signal of the second potential is written to the third node N3, and under the adjustment action of the storage capacitor C1, the potential of the third node N3 may still maintain at the first initial power supply signal of the second potential in the current stage. The drive transistor T4 is turned on. Correspondingly, the data signal transmitted to the first node N1 may be transmitted to the second node N2 via the drive transistor T4. Thus, the compensation transistor T1 may reliably adjust the potential of the third node N3 based on the potential of the second node N2 and the gate drive signal.
In the light-emitting stage t3, the potential of the light-emitting control signal provided by the light-emitting control terminal EM is the first potential, and both of the first light-emitting control transistor T6 and the second light-emitting control transistor T7 are turned on. In addition, the drive transistor T4 maintains being turned-on under the adjustment action of the storage capacitor C1. In this way, the drive power supply signal provided by the drive power supply terminal VDD may be transmitted to the first electrode of the light-emitting element L1 via the first light-emitting control transistor T6, the drive transistor T4 and the second light-emitting control transistor T7, so as to drive the light-emitting element L1 to emit light.
Then, in conjunction with the descriptions of the working principle of the pixel circuit, the influence of the first reference node N4 on the third node N3 and the influence of the second reference node N5 on the third node N3 is described below still by taking the pixel circuit shown in
For example,
It can be seen with reference to
For example, referring to
Similarly, it can be seen with reference to
Based on the above analysis, it can be determined that in the light-emitting stage t3, the potential of the first reference node N4 generally pulls up the potential of the third node N3, and the potential of the second reference node N5 generally pulls down the potential of the third node N3, that is, the influence of the potential of the first reference node N4 on the potential of the third node N3 is exactly opposite to the influence of the potential of the second reference node N5 on the potential of the third node N3. If the degrees of influence are different, the potential of the third node N3 may be unstable, resulting in the high-grayscale flicker of the display panel.
For example,
It can be seen with reference to
Moreover, by testing, the degree of influence of the potential of the first reference node N4 on the potential of the third node N3 is generally greater than the degree of influence of the potential of the second reference node N5 on the potential of the third node N3. That is, the degree to which the potential of the first reference node N4 pulls up the potential of the third node N3 is greater than the degree to which the potential of the second reference node N5 pulls down the potential of the third node N3. In this case, the potential of the first initial power supply signal may be decreased such that the degree to which the potential of the second reference node N5 pulls down the potential of the third node N3 may be increased, that is, the degree of influence of the potential of the first reference node N4 on the potential of the third node N3 and the degree of influence of the potential of the second reference node N5 on the potential of the third node N3 are as same as possible. On the basis of the same degree of influence, the difference between the first potential difference and the second potential difference may be smaller than or equal to the difference threshold, and the potential of the third node N3 may more stable.
Optionally, the data signal described in the above embodiments is generally an AC signal, and correspondingly, the data signal has a maximum potential VGH and a minimum potential VGL. In addition, the potential of the first initial power supply signal may be smaller than the minimum potential VGL of the data signal.
For example, the potential of the first initial power supply signal may be smaller than or equal to the difference between the minimum potential VGL of the data signal and the first reference potential. The difference between the minimum potential VGL of the data signal and the first reference potential may refer to the difference acquired by subtracting the first reference potential from the minimum potential VGL of the data signal.
The first reference potential may be 2 V. In this way, the potential Vinit1 of the first initial power supply signal may be smaller than or equal to VGL-2 V. In other words, in the embodiment of the present disclosure, high-grayscale flicker of the display panel can be reduced by pulling down the potential of the first initial power supply signal.
In conjunction with
Certainly, in some embodiments, the influence of the potential of the first reference node N4 on the potential of the third node N3 may be smaller than the influence of the potential of the second reference node N5 on the potential of the third node. That is, the degree to which the potential of the first reference node N4 pulls up the potential of the third node N3 may be smaller than the degree to which the potential of the second reference node N5 pulls down the potential of the third node N3. In this case, the potential of the first initial power supply signal may be increased such that the degree to which the potential of the second reference node N5 pulls down the potential of the third node N3 may be reduced, that is, the degree of influence of the potential of the first reference node N4 on the potential of the third node N3 and the degree of influence of the potential of the second reference node N5 on the potential of the third node N3 are as same as possible. As described in the above embodiments, on the basis of the same degree of influence, the difference between the first potential difference and the second potential difference may be smaller than or equal to the difference threshold, and the potential of the third node N3 may be more stable.
In addition, in the case that the potential of the first initial power supply signal is greater than the turn-on potential of the drive transistor T4, the drive transistor T4 may be turned on mistakenly in the resetting stage t1, which affects the display effect. Therefore, in the embodiment of the present disclosure, the pulled-up potential of the first initial power supply signal may be greater than the minimum potential of the data signal, and may be smaller than the turn-on potential of the transistor (i.e., the drive transistor T4) included in the drive circuit. In this way, the high-grayscale flicker of the display panel can be effectively reduced by pulling up the potential of the first initial power supply signal under the premise of ensuring the normal write of the data signal.
By taking that the luminous intensity per unit area of the display panel is 450 nits, and the display panel displays a 255-grayscale picture as a test condition, and taking an example in which the potential of the first initial power supply signal is decreased such that the difference between the first potential difference and the second potential difference is smaller than or equal to the difference threshold,
In
In
Optionally, the minimum potential VGL of the data signal may be the same as the potential of the pull-down power supply signal provided by the pull-down power supply terminal VSS. In addition, the potential of the first initial power supply signal may be smaller than the minimum potential of the data signal, and the potential of the second initial power supply signal may be greater than the minimum potential of the data signal. That is, the minimum potential of the data signal may be between the potential of the first initial power supply signal and the potential of the second initial power supply signal.
In other words, in the embodiment of the present disclosure, the potential of the first initial power supply signal may be pulled down with reference to the minimum potential of the data signal (i.e., the potential of the pull-down power supply signal), to reduce high-grayscale flicker of the display panel. In addition, the potential of the second initial power supply signal may be pulled up with reference to the minimum potential of the data signal (i.e., the potential of the pull-down power supply signal), to reduce low-grayscale flicker of the display panel.
For example, assuming that the minimum potential VGL of the data signal (i.e., the potential of the pull-down power supply signal) is −5 V, in the embodiment of the present disclosure, the potential of the first initial power supply signal may be pulled down with reference to the potential of −5 V, that is, the potential of the first initial power supply signal may be set to be smaller than −5 V, to reduce the high-grayscale flicker of the display panel. In addition, the potential of the second initial power supply signal may be pulled up with reference to the potential of −5 V, that is, the potential of the second initial power supply signal is set to be greater than −5 V, to reduce the low-grayscale flicker of the display panel.
As described in the above embodiments, in some embodiments, the high-grayscale flicker of the display panel may also be reduced by pulling up the potential of the first initial power supply signal.
It should be noted that in the above descriptions, the potential of the first initial power supply signal and the potential of the second initial power supply signal are adjusted to reduce the flicker of the display panel, on the premise that all the transistors are P-type transistors. For N-type transistors, the principle of improvement is the same as above, and thus details are not repeated herein.
In summary, the embodiment of the present disclosure provides the pixel circuit. In the pixel circuit, the data write circuit may transmit the data signal to the first node; the compensation circuit may adjust the potential of the second node and the potential of the third node based on the gate drive signal; the first reset circuit may transmit the first initial power supply signal to the third node; the drive circuit may transmit the drive signal to the second node based on the potential of the third node and the potential of the first node; and the second reset circuit may transmit the second initial power supply signal to the light-emitting element. In addition, the compensation circuit includes the double-gate transistor. Since the difference between the potential of the second initial power supply signal and the potential of the pull-down power supply signal is smaller than the turn-on voltage of the light-emitting element, and the potential of the second initial power supply signal is greater than the potential of the pull-down power supply signal, not only the light-emitting element can be effectively prevented from being turned on mistakenly prior to the light-emitting stage, but also it is easier to turn on the light-emitting element in the light-emitting stage, thereby effectively preventing the display panel from flicker.
In step 1401, in a resetting stage, a potential of a first reset signal provided by a first reset signal terminal and a potential of a second reset signal provided by a second reset signal terminal are both the first potential, a first reset circuit transmits a first initial power supply signal provided by a first initial power supply terminal to a third node in response to the first reset signal, and a second reset circuit transmits a second initial power supply signal provided by a second initial power supply terminal to a first electrode of a light-emitting element in response to the second reset signal.
A potential of the first initial power supply signal and a potential of the second initial power supply signal may both be the second potential.
In step 1402, in a data writing stage, a potential of a gate drive signal provided by a gate drive terminal is the first potential, a data write circuit transmits a data signal provided by a data signal terminal to a first node in response to the gate drive signal, and a compensation circuit adjusts a potential of a second node and a potential of the third node in response to the gate drive signal.
In step 1403, in a light-emitting stage, a drive circuit transmits a drive signal to the second node in response to the potential of the third node and a potential of the first node.
The difference between the potential of the second initial power supply signal and a potential of a pull-down power supply signal provided by a pull-down power supply terminal coupled to a second electrode of the light-emitting element is smaller than a turn-on voltage of the light-emitting element, and the potential of the second initial power supply signal is greater than the potential of the pull-down power supply signal.
In summary, the embodiment of the present disclosure provides the method for driving a pixel circuit. In the pixel circuit, the data write circuit may transmit the data signal to the first node; the compensation circuit may adjust the potential of the second node and the potential of the third node based on the gate drive signal; the first reset circuit may transmit the first initial power supply signal to the third node; the drive circuit may transmit the drive signal to the second node based on the potential of the third node and the potential of the first node; and the second reset circuit may transmit the second initial power supply signal to the light-emitting element. In addition, the compensation circuit includes the double-gate transistor. Since the difference between the potential of the second initial power supply signal and the potential of the pull-down power supply signal is smaller than the turn-on voltage of the light-emitting element, and the potential of the second initial power supply signal is greater than the potential of the pull-down power supply signal, not only the light-emitting element can be effectively prevented from being turned on mistakenly prior to the light-emitting stage, but also it is easier to turn on the light-emitting element in the light-emitting stage, thereby effectively preventing the display panel from flicker.
The power supply assembly J1 may be coupled to the display panel 100, and configured to supply power to the display panel 100.
Optionally, the display device may be any product or component having a display function, such as an AMOLED display device, a liquid crystal display device, electronic paper, a mobile phone, a tablet computer, a TV, a display, a notebook computer, a digital photo frame or the like.
The term “and/or” used in the present disclosure indicates the existence of three kinds of relationship. For example, A and/or B, can be expressed as: A exists alone, A and B exist concurrently, and B exists alone. In addition, the character “/” generally indicates that the context object is an “OR” relationship.
The foregoing descriptions are merely optional embodiments of the present disclosure, and are not intended to limit the present disclosure. Within the spirit and principles of the present disclosure, any modifications, equivalent substitutions, improvements, and the like shall fall within the protection scope of the present disclosure.
This application is a 371 of PCT application No. PCT/CN2021/095346, filed on May 21, 2021, the disclosure of which is herein incorporated by reference in its entirety.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/095346 | 5/21/2021 | WO |