This application claims the priority benefit of Taiwan application serial no. 102129666, filed on Aug. 19, 2013. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
1. Technical Field
The invention relates to a pixel circuit. Particularly, the invention relates to a pixel circuit of an organic light emitting diode (OLED).
2. Related Art
Along with progress of technology, flat panel display has become a most noticeable display technique in recent years. Since an organic light emitting diode display has advantages of self-luminous, wide viewing-angle, low power consumption, simple fabrication process, low cost, low operation temperature range, high response speed and full color, etc., the OLED display has a great application potential, which is expected to become a mainstream of the flat panel display of a next generation.
In order to control a luminance of the OLED, the OLED is generally connected with a transistor in series. A current flowing through the OLED can be controlled by controlling a conducting level of the transistor, so as to control the luminance of the OLED. Generally, due to the influence of electrical characteristics of the transistor, a display effect of each pixel is probably different. Therefore, to uniform the display effects of the pixels through a circuit design becomes an important issue in driving of the OLED.
Accordingly, the invention is directed to a pixel circuit of an OLED, which improves image display quality.
The invention provides a pixel circuit of an OLED including an OLED, a first transistor, a second transistor and a first capacitor. The OLED receives a first voltage. The first transistor has a first terminal, a second terminal and a first control terminal, where the first terminal is coupled to the OLED, and the second terminal receives a second voltage. The second transistor has a third terminal, a fourth terminal and a second control terminal, where the third terminal is coupled to the first terminal, the fourth terminal is coupled to the first control terminal, and the second control terminal receives a scan signal. The first capacitor is coupled between the first control terminal and a third voltage. When the scan signal is enabled, the second voltage is set to a data voltage, the third voltage is set to a reference voltage, and the first voltage is set to a low voltage, where the reference voltage and the data voltage are smaller than or equal to a high voltage, and the reference voltage and the data voltage are greater than or equal to the low voltage.
According to the above descriptions, in the pixel circuit of the OLED, the luminance of the OLED is controlled by the data voltage and the reference voltage, so that the influence of a threshold voltage of the first transistor is eliminated, i.e. it is regarded that the threshold voltage is compensated.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
In the reset phase PR, the scan signal SC is disabled (for example, a low voltage level), the first voltage V1 and the second voltage V2 are set to a low voltage VL, and the third voltage V3 is set to a high voltage VH. Now, the first transistor M1 is turned-on, the second transistor M2 is turned-off, and the OLED OD1 is reversely biased and is turned-off. In this way, a gate voltage Vg of the first transistor M1 is reset.
In the data writing phase PI, the scan signal SC is enabled (for example, a high voltage level), the first voltage V1 is set to the low voltage VL, the second voltage V2 is set to a data voltage VD, and the third voltage V3 is set to a reference voltage VR. The reference voltage VR and the data voltage VD are generally smaller than or equal to the high voltage VH, and the reference voltage VR and the data voltage VD are generally greater than or equal to the low voltage VL. Now, the first transistor M1 and the second transistor M2 are turned-on, and the OLED OD1 is still reversely biased and is turned-off. In this way, the gate voltage Vg of the first transistor Ml is charged to VD+Vth, where VD is the data voltage VD, and Vth is a threshold voltage of the transistor M1.
In the light emitting phase PL, the scan signal SC is disabled, the first voltage V1 is set to the high voltage VH, and the second voltage V2 and the third voltage V3 are set to the low voltage VL. Now, the first transistor M1 is turned-on, the second transistor M2 is turned-off, and the OLED OD1 is forward biased and is turned-on. Moreover, the gate voltage Vg of the first transistor M1 is VD+Vth−VR+VL, where VR is the reference voltage VR, VL is the low voltage VL, and a current ID flowing through the first transistor M1 (i.e. the current flowing through the OLED OD1) is k(VD+Vth−VR+VL−VL−Vth)2, where k is a current coefficient of the first transistor M1. After simplification, the current ID is k(VD−VR)2. The reference voltage VR can be adjusted according to a circuit requirement, for example, for voltage compensation, through in some embodiments, the reference voltage VR can be set to a ground voltage, and the current ID is k(VD)2, i.e. a luminance of the OLED OD1 is completely controlled by the data voltage VD.
According to the above descriptions, the luminance of the OLED OD1 of the pixel circuit PX1 is controlled by the data voltage VD and the reference voltage VR, so that the influence of the threshold voltage Vth of the first transistor M1 is eliminated, i.e. it can be regarded that the threshold voltage Vth is compensated. Moreover, since the pixel circuit PX1 applies a inverted design of the OLED OD1, i.e. the drain of the first transistor M1 is coupled to the OLED OD1, a cross voltage of the OLED OD1 has a low influence on the current ID, i.e. the luminance of the OLED OD1 is stable. Moreover, the first transistor M1 and the second transistor M2 are all N-type transistors, by which a hardware cost is decreased and a fabrication process of the pixel circuit PX1 is simplified.
A drain (corresponding to a fifth terminal) of the third transistor M3a is coupled to the source of the first transistor M1, a source (corresponding to a sixth terminal) of the third transistor M3a receives the second voltage V2, and a gate (corresponding to a third control terminal) of the third transistor M3a receives a first switch signal SW11. The source of the first transistor M1 receives the second voltage V2 through the turned-on third transistor M3a. A drain (corresponding to a seventh terminal) of the fourth transistor M4a is coupled to the source of the first transistor M1, a source (corresponding to an eighth terminal) of the fourth transistor M4a receives the third voltage V3, and a gate (corresponding to a fourth control terminal) of the fourth transistor M4a receives the second switch signal SW12.
According to the above descriptions, the third transistor M3a is controlled by the first switch signal SW11 and is turned-on during the reset phase PR and the data writing phase PI, and the third transistor M3a is controlled by the first switch signal SW11 and is turned-off during the light emitting phase PL. The fourth transistor M4a is controlled by the second switch signal SW12 and is turned-off during the reset phase PR and the data writing phase PI, and the fourth transistor M4a is controlled by the second switch signal SW12 and is turned-on during the light emitting phase PL. The circuit operation of the pixel circuit PX2 is substantially the same to the circuit operation of the pixel circuit PX1.
A drain (corresponding to the fifth terminal) of the third transistor M3b is coupled to the source of the first transistor M1, a source (corresponding to the sixth terminal) of the third transistor M3b receives the second voltage V2, and a gate (corresponding to the third control terminal) of the third transistor M3b receives a first switch signal SW21. The source of the first transistor M1 receives the second voltage V2 through the turned-on third transistor M3b. A drain (corresponding to the seventh terminal) of the fourth transistor M4b is coupled to the source of the first transistor M1, a source (corresponding to the eighth terminal) of the fourth transistor M4b receives the third voltage V3, and a gate (corresponding to the fourth control terminal) of the fourth transistor M4b receives a second switch signal SW22.
According to the above descriptions, the third transistor M3b is controlled by the first switch signal SW21 and is turned-on during the reset phase PR and the data writing phase PI, and the third transistor M3b is controlled by the first switch signal SW21 and is turned-off during the light emitting phase PL. The fourth transistor M4b is controlled by the second switch signal SW22 and is turned-off during the reset phase PR and the data writing phase PI, and the fourth transistor M4b is controlled by the second switch signal SW22 and is turned-on during the light emitting phase PL. The circuit operation of the pixel circuit PX3 is substantially the same to the circuit operation of the pixel circuit PX1.
A drain (corresponding to the fifth terminal) of the third transistor M3c is coupled to the source of the first transistor M1, a source (corresponding to the sixth terminal) of the third transistor M3c receives the second voltage V2, and a gate (corresponding to the third control terminal) of the third transistor M3c receives a first switch signal SW31. The source of the first transistor M1 receives the second voltage V2 through the turned-on third transistor M3c. A drain (corresponding to the seventh terminal) of the fourth transistor M4c is coupled to the source of the first transistor M1, a source (corresponding to the eighth terminal) of the fourth transistor M4c receives the third voltage V3, and a gate (corresponding to the fourth control terminal) of the fourth transistor M4c receives a second switch signal SW32.
According to the above descriptions, the third transistor M3c is controlled by the first switch signal SW31 and is turned-on during the reset phase PR and the data writing phase PI, and the third transistor M3c is controlled by the first switch signal SW31 and is turned-off during the light emitting phase PL. The fourth transistor M4c is controlled by the second switch signal SW32 and is turned-off during the reset phase PR and the data writing phase PI, and the fourth transistor M4c is controlled by the second switch signal SW32 and is turned-on during the light emitting phase PL. The circuit operation of the pixel circuit PX4 is substantially the same to the circuit operation of the pixel circuit PX1.
In summary, in the pixel circuit of the OLED of the invention, the luminance of the OLED is controlled by the data voltage and the reference voltage, so that the influence of the threshold voltage of the first transistor is eliminated, i.e. it is regarded that the threshold voltage is compensated. Moreover, since the drain of the first transistor is coupled to the OLED, the cross voltage of the OLED has lower influence on the drain current of the first transistor, i.e. the luminance of the OLED is stable. In addition, when the transistors in the pixel circuit are all N-type transistors, the hardware cost can be decreased and the fabrication process of the pixel circuit can be simplified.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
102129666 A | Aug 2013 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
8384632 | Chiou | Feb 2013 | B2 |
8384701 | Kang et al. | Feb 2013 | B2 |
20080238890 | Chiou | Oct 2008 | A1 |
20110187695 | Komura | Aug 2011 | A1 |
20120139894 | Nathan et al. | Jun 2012 | A1 |
20130069928 | Mizusako et al. | Mar 2013 | A1 |
20130300724 | Chaji | Nov 2013 | A1 |
20140049531 | Kwak | Feb 2014 | A1 |
20140055434 | Chang et al. | Feb 2014 | A1 |
20140092076 | Lee | Apr 2014 | A1 |
20140168184 | Kim et al. | Jun 2014 | A1 |
Number | Date | Country |
---|---|---|
201201178 | Jan 2012 | TW |
Number | Date | Country | |
---|---|---|---|
20150049006 A1 | Feb 2015 | US |