This patent application is a National Stage Entry of PCT/CN2021/075706 filed on Feb. 7, 2021, the disclosure of which is incorporated by reference herein in its entirety as part of the present application.
Embodiments of the present disclosure relate to the field of display technologies, and particularly, to a pixel circuitry and a driving method thereof, an array substrate and a display panel.
With the progress of display technologies, a new generation of organic light emitting diode (OLED) display apparatuses have lower manufacturing cost, faster response speed, higher contrast ratio, wider viewing angle, and larger operating temperature range than conventional liquid crystal display (LCD) apparatuses. Generally, multiple pixel units arranged in an array are provided in an OLED display panel. The pixel units in a same row are connected to a same gate line, and the pixel units in a same column are connected to a same data line. Each pixel unit can display under the drive of a scanning signal provided by the gate line and a data signal provided by the data line.
Embodiments of the present disclosure provide a pixel circuitry, a driving method thereof, an array substrate and a display panel.
A first aspect of the present disclosure provides a pixel circuitry. The pixel circuitry may include a drive circuit, a data write circuit, an initialization circuit, a first light emission control circuit, a first storage circuit, a second storage circuit, and a second light emission control circuit. The drive circuit may be coupled to a first node, a second node and a third node, and may provide a drive current to a light emitting device. The data write circuit may be coupled to the first node, and may provide a data signal from a data signal terminal to the drive circuit according to a drive signal from a drive signal terminal. The initialization circuit may provide an initialization signal from an initialization signal terminal to the second node according to a reset signal from a reset signal terminal. The first light emission control circuit may provide a first voltage signal from a first voltage signal terminal to the third node according to a first light emission control signal from a first light emission control signal terminal. The first storage circuit can may a voltage difference between the first voltage signal terminal and the second node. The second storage circuit may store a voltage difference between the first node and the second node. The second light emission control circuit may control to provide the drive current to the light emitting device according to a second light emission control signal from a second light emission control signal terminal.
In the embodiment of the present disclosure, the first storage circuit may include a first capacitor. The first capacitor can be coupled between the first voltage signal terminal and the second node. The second storage circuit may include a second capacitor. The second capacitor may be coupled between the first node and the second node.
In an embodiment of the present disclosure, the data write circuit may include a first transistor. A control electrode of the first transistor is coupled to the drive signal terminal, a first electrode of the first transistor is coupled to the data signal terminal, and a second electrode of the first transistor is coupled to the first node.
In an embodiment of the present disclosure, the initialization circuit may include a second transistor. A control electrode of the second transistor is coupled to the reset signal terminal, a first electrode of the second transistor is coupled to the initialization signal terminal, and a second electrode of the second transistor is coupled to the second node.
In the embodiment of the present disclosure, the first light emission control circuit may include a third transistor. A control electrode of the third transistor is coupled to the first light emission control signal terminal, a first electrode of the third transistor is coupled to the first voltage signal terminal, and a second electrode of the third transistor is coupled to the third node.
In the embodiment of the present disclosure, the second light emission control circuit may include a fourth transistor. A control electrode of the fourth transistor is coupled to the second light emission control signal terminal, a first electrode of the fourth transistor is coupled to the second node, and a second electrode of the fourth transistor is coupled to the light emitting device.
In embodiments of the present disclosure, the drive circuit may include a drive transistor. A control electrode of the drive transistor is coupled to the first node, a first electrode of the drive transistor is coupled to the second node, and a second electrode of the drive transistor is coupled to the third node.
In the embodiment of the present disclosure, the data write circuit can further provide a reference signal from the data signal terminal to the drive circuit according to the drive signal.
In the embodiment of the present disclosure, the pixel circuitry may also include a third storage circuit, a first reference circuit and a second reference circuit. An end of the third storage circuit is coupled to the first node, and another end of the third storage circuit is coupled to the data write circuit via a fourth node, and wherein the third storage circuit is configured to store a voltage difference between the fourth node and the first node. The first reference circuit may provide a first reference signal from a first reference signal terminal to the first node according to the reset signal. The second reference circuit may provide a second reference signal from a second reference signal terminal to the fourth node according to the reset signal.
In the embodiment of the present disclosure, the third storage circuit may include a third capacitor. The third capacitor may be coupled between the fourth node and the first node.
In an embodiment of the present disclosure, the first reference circuit may include a fifth transistor. A control electrode of the fifth transistor is coupled to the reset signal terminal, a first electrode of the fifth transistor is coupled to the first reference signal terminal, and a second electrode of the fifth transistor is coupled to the first node. The second reference circuit may include a sixth transistor. A control electrode of the sixth transistor is coupled to the reset signal terminal, a first electrode of the sixth transistor is coupled to the second reference signal terminal, and a second electrode of the sixth transistor is coupled to the fourth node.
In the embodiment of the present disclosure, the first reference signal and the second reference signal are the same.
A second aspect of the present disclosure provides a method for driving a pixel circuitry according to embodiments of the present disclosure. In an initialization phase, the drive signal and the reset signal may be provided to turn on the data write circuit and the initialization circuit. A reference signal from the data signal terminal may be provided to the first node via the data write circuit. The initialization signal may be provided to the second node via the initialization circuit. In a compensation phase, the drive signal and the first light emission control signal may be provided to turn on the data write circuit and the first light emission control circuit. The first voltage signal may be provided to the third node via the first light emission control circuit. The first storage circuit and the second storage circuit may be charged to compensate the drive circuit. In a data write phase, the drive signal may be provided to turn on the data write circuit, to provide a data signal from the data signal terminal to the first node. In a light emission phase, the first light emission control signal and the second light emission control signal may be provided to turn on the first light emission control circuit and the second light emission control circuit. A drive current of the drive circuit may be provided to the light emitting device such that the light emitting device emits light.
A third aspect of the present disclosure provides a method for driving a pixel circuitry according to embodiments of the present disclosure. In an initialization phase, the reset signal may be provided to turn on the initialization circuit, the first reference circuit and the second reference circuit. The initialization signal may be provided to the second node via the initialization circuit. The first reference signal may be provided to the first node via the first reference circuit. The second reference signal may be provided to the fourth node via the second reference circuit. In a compensation phase, the first light emission control signal may be provided to turn on the first light emission control circuit. The first voltage signal may be provided to the third node via the first light emission control circuit. The first storage circuit, the second storage circuit and the third storage circuit may be charged to compensate the drive circuit. In a data write phase, the drive signal may be provided turn on the data write circuit, to provide a data signal from the data signal terminal to the fourth node. In a light emission phase, the first light emission control signal and the second light emission control signal may be provided to turn on the first light emission control circuit and the second light emission control circuit. A drive current of the drive circuit may be provided to the light emitting device such that the light emitting device emits light.
A fourth aspect of the present disclosure provide an array substrate. The array substrate may include a plurality of pixel circuitries according to the first aspect of the present disclosure.
A fifth aspect of the present disclosure provides a display panel. The display panel may include the array substrate according to the fourth aspect of the present disclosure.
To describe the technical solutions of the present disclosure more clearly, the accompanying drawings of the embodiments will be briefly introduced below. It is to be known that the accompanying drawings in the following description merely involve with some embodiments of the present disclosure, but not limit the present disclosure, in which:
To make technical solutions and advantages of the embodiments of the present disclosure clearer, the technical solutions in the embodiments of the present disclosure will be described clearly and completely below, in conjunction with the accompanying drawings. Apparently, the described embodiments are merely some but not all of the embodiments of the present disclosure. All other embodiments obtained by those of ordinary skill in the art based on the described embodiments without creative efforts shall fall within the protection scope of the present disclosure.
In the description of the present disclosure, unless otherwise stated, the technical terms or scientific terms in the present disclosure can be of a common meaning understood by the skilled in the art that the present disclosure belongs. The terms “first”, “second” and similar words used in this disclosure do not indicate any order, quantity or importance, but are only used to distinguish different components. Similarly, similar words such as “a”, “an” or “the” do not indicate quantity, but indicate existence of at least one. “Multiple” means two or more. Words such as “comprising” or “including” mean that the elements or objects appearing before the words cover the elements or objects listed after the words and their equivalents, without excluding other elements or objects. Words like “connecting” or “coupling” are not limited to physical or mechanical connection, but can include electrical connection, direct connection or indirect connection. The terms “above”, “below”, “left”, “right”, or the like are only used to represent the relative position relationship. When the absolute position of the described object changes, the relative position relationship may also change accordingly.
Various embodiments according to the present disclosure will be described in detail below with reference to the accompanying drawings. It is to be noted that, in the drawings, like reference numbers indicate components having substantially the same or similar structures and functions. Repeated descriptions of them will be omitted.
An OLED display device usually includes a plurality of pixel units arranged in an array. Each pixel unit can realize basic functions of driving OLED to emit light via a pixel circuitry. In general, current between a source and a drain of a drive transistor can be controlled by changing a voltage of a gate of the drive transistor that directly drives the OLED to emit light, thereby achieving the change of brightness of the light emitted. However, in a process of manufacturing drive transistors, threshold voltages of different drive transistors may be different due to process deviation. The threshold voltage of the drive transistor may drift with elapse of working time and change of working environment. On the other hand, in a display device, different positions in each pixel unit may also lead to different voltage drops (I-R Drop) of the power supply, which may affect the currents driving the OLEDs. In addition, because capacitance of each OLED in the OLED display device may be different, the drive currents may be affected.
Embodiments of the present disclosure provides a pixel circuitry, a driving method thereof, an array substrate and a display panel. In the pixel circuitry, deviation and drift of threshold voltage of drive transistor can be compensated. Brightness difference between OLEDs at a far position and a near position to a power supply caused by IR Drop can be compensated. Influence of capacitance of the OLED itself can be avoided. Wrong light emission of OLED can be prevented. Thus, display quality of the display panel comprising the pixel circuitry can be improved.
As shown in
The data write circuit 120 can receive a drive signal via a drive signal terminal GA, and receive a data signal or a reference signal via a data signal terminal DA. The data write circuit 120 can also be coupled to the first node N1, and then to the control end of the drive circuit 110. In the embodiment, the data write circuit 120 can provide the data signal or reference signal from the data signal terminal DA to the first node N1, that is, the control end of the drive circuit 110, according to the drive signal from the drive signal terminal GA. In an example, the drive signal terminal GA can be connected with a gate line corresponding to the pixel unit, such that the drive signal can be a scanning signal for the pixel unit. In addition, the data signal terminal DA can be connected with a data line corresponding to the pixel unit. The data line can provide a data signal or a reference signal in different time periods accordingly.
In an embodiment of the present disclosure, the data write circuit 120 can be directly connected with the first node N1 to directly provide the required signal to the N1 node, as shown in
The initialization circuit 130 may receive a reset signal via a reset signal terminal RST and an initialization signal via an initialization signal terminal VIN1. The initialization circuit 130 may also be coupled to the second node N2, and thus to the first end of the drive circuit 110. In an embodiment, the initialization circuit 130 can provide the initialization signal from the initialization signal terminal VIN1 to the second node N2, that is, the first end of the drive circuit 110, according to the reset signal from the reset signal terminal RST.
The first light emission control circuit 140 may receive a first light emission control signal via a first light emission control signal terminal EM1, and receive a first voltage signal via a first voltage signal terminal VDD. The first light emission control circuit 140 can also be coupled to the third node N3, and then to the second end of the drive circuit 110. In an embodiment, the first light emission control circuit 140 can provide the first voltage signal from the first voltage signal terminal VDD to the third node N3, that is, the second terminal of the drive circuit 110, according to the first light emission control signal from the first light emission control signal terminal EM1.
The first storage circuit 150 can be coupled with the first voltage signal terminal VDD and the second node N2 to store a voltage difference between the first voltage signal terminal VDD and the second node N2.
The second storage circuit 160 may be coupled with the first node N1 and the second node N2 to store a voltage difference between the first node N1 and the second node N2.
The second light emission control circuit 170 may receive a second light emission control signal via a second light emission control signal terminal EM2. The second light emission control circuit 170 can also be coupled to the second node N2, thereby coupling with the first end of the drive circuit 110. In addition, the second light emission control circuit 170 may be coupled to the light emitting device 200. In an embodiment, the second light emission control circuit 170 can control to provide the drive current IDS to the light emitting device 200 according to the second light emission control signal from the second light emission control signal terminal EM2. That is, the second light emission control circuit 170 can control the connection/disconnection between the drive circuit 110 and the light emitting device 200 according to the second light emission control signal, thereby preventing the light emitting device 200 from emitting light by mistake, and effectively isolating effect of capacitance of the light emitting device 200 itself on the drive current IDS.
In addition, an end of the light emitting device 200 can be coupled with the second light emission control circuit 170, and the other end can be coupled with a second voltage signal terminal VSS to receive a second voltage signal. In an embodiment, the light emitting device 200 can emit light according to the drive current IDS provided by the drive circuit 110 under the control of the first light emission control circuit 140 and the second light emission control circuit 170.
In an embodiment of the present disclosure, the drive current IDS in the drive circuit 110 is only related to the data signal and reference signal from the data signal terminal DA. Specific analysis will be described below. As the drive current IDS is independent from characteristics of elements in the drive circuit 110 and a power supply voltage (for example, the first voltage signal, the second voltage signal), brightness uniformity of the display can be improved. Moreover, the second light emission control circuit 170 can separate the drive circuit 110 from the light emitting device 200 in a non-luminous (non-light emission) phase, thereby preventing the light emitting device 200 from emitting light by mistake, and avoiding the effect of the capacitance of the light emitting device 200 itself on the drive current IDS.
It can be noted that, in an embodiment of the present disclosure, the first voltage signal terminal VDD, for example, maintains to provide a direct-current (DC) high voltage level signal, which is referred to a first voltage. The second voltage signal terminal VSS, for example, maintains to provide a DC low voltage level signal. The DC low voltage level can be referred to as the second voltage, which is lower than the first voltage. Furthermore, in an example, the initialization signal terminal VIN1 maintains to provide a DC low voltage level signal. Similar configuration can be implemented in the following embodiments, thus repeated descriptions will be omitted.
Moreover, in an embodiment of the present disclosure, the first node N1, the second node N2, the third node N3 and a fourth node N4 (which is described later) may not represent actual components, but represent junction points of the related circuits in the circuit diagram. Similar configuration can be implemented in the following embodiments, thus repeated descriptions will be omitted.
In an embodiment, the transistors adopted can be N-type transistor or P-type transistor. Specifically, the transistors can be an N-type or P-type field effect transistor (MOSFET), or an N-type or P-type bipolar transistor (BJT). In an embodiment of the present disclosure, a gate of the transistor can be referred to as a control electrode. As a source and a drain of a transistor are symmetrical, the source and drain may not be distinguished. That is, the source of a transistor can be a first electrode (or a second electrode) and the drain of a transistor can be the second electrode (or the first electrode).
In an embodiment of the present disclosure, the transistors may be described as N-type field effect transistors (NMOS) as an example. For example, the N-type transistor can be turned on in response to a high voltage level signal of the control electrode.
As shown in
The data write circuit 120 may include a first transistor T1. A control electrode of the first transistor T1 may be coupled to the drive signal terminal GA to receive the drive signal. A first electrode of the first transistor T1 may be coupled to the data signal terminal DA to receive the data signal or reference signal. A second electrode of the first transistor T1 may be coupled to the first node N1 (the control electrode of the drive transistor DT). In an example, the first transistor T1 may be an N-type transistor.
The initialization circuit 130 may include a second transistor T2. A control electrode of the second transistor T2 may be coupled to the reset signal terminal RST to receive the reset signal. A first electrode of the second transistor T2 may be coupled to the initialization signal terminal VIN1 to receive the initialization signal. A second electrode of the second transistor T2 may be coupled to second node N2 (the first electrode of the drive transistor DT). In an example, the second transistor T2 may be an N-type transistor.
The first light emission control circuit 140 may include a third transistor T3. A control electrode of the third transistor T3 may be coupled to the first light emission control signal terminal EM1 to receive the first light emission control signal. A first electrode of the third transistor T3 may be coupled to the first voltage signal terminal VDD to receive the first voltage signal. A second electrode of the third transistor T3 may be coupled to the third node N3 (the second electrode of the drive transistor DT). In an example, the third transistor T3 may be an N-type transistor.
The first storage circuit 150 may include a first capacitor C1. A first end of the first capacitor C1 may be coupled to the first voltage signal terminal VDD, and a second end of the first capacitor C1 may be coupled to the second node N2.
The second storage circuit 160 may include a second capacitor C2. A first end of the second capacitor C2 may be coupled to the first node N1, and a second end of the second capacitor C2 may be coupled to the second node N2.
The second light emission control circuit 170 may include a fourth transistor T4. A control electrode of the fourth transistor T4 may be coupled to the second light emission control signal terminal EM2 to receive the light emission control signal. A first electrode of the fourth transistor T4 may be coupled to the second node N2. A second electrode of the fourth transistor T4 may be coupled to the light emitting device 200. In an example, the fourth transistor T4 may be an N-type transistor.
It is to be understood that, one or more of the drive circuit 110, the data write circuit 120, the initialization circuit 130, the first light emission control circuit 140, the first storage circuit 150, the second storage circuit 160, and the second light emission control circuit 170 may also be circuits with other elements, and are not limited to the above description.
In addition, the light emitting device 200 may be an OLED, such as in various types, e.g., top emitting, bottom emitting, bilateral emitting, or the like, and can emit red light, green light, blue light, white light, or the like. In the embodiments of the present disclosure, the OLED type are not limited to the above. As shown in
In the above embodiment, the data signal terminal may provide the data signal and the reference signal in different time periods. However, according to other embodiments of the present disclosure, the reference signal can also be provided separately in other ways without transmitting the reference signal via the data signal terminal. Therefore, the data signal terminal can only transmit the data signal, thus simplifying the design of the drive circuit. For details, reference can be made to the description of the following embodiments.
As shown in
The first reference circuit 320 may receive a reset signal via the reset signal terminal RST, and receive a first reference signal via the first reference signal terminal REF1. The first reference circuit 320) may also be coupled to the first node N1. In an embodiment, the first reference circuit 320) can provide the first reference signal from the first reference signal terminal REF1 to the first node N1, according to the reset signal from the reset signal terminal RST, to control a voltage of the first node N1.
The second reference circuit 330 may receive a reset signal via the reset signal terminal RST, and receive a second reference signal via the second reference signal terminal REF2. The second reference circuit 330 may also be coupled to the fourth node N4. In an embodiment, the second reference circuit 330 can provide the second reference signal from the second reference signal terminal REF2 to the fourth node N4, according to the reset signal from the reset signal terminal RST, to control a voltage of the fourth node N4.
In an embodiment, the first reference signal and the second reference signal may be same signals, such as same low voltage level signal. In another embodiment, the first reference signal and the second reference signal may also be different signals.
In an embodiment, the transistors adopted can be N-type transistor or P-type transistor. Specifically, the transistor can be an N-type or P-type field effect transistor (MOSFET), or an N-type or P-type bipolar transistor (BJT). In the embodiment of the present disclosure, a gate of the transistor can be referred to as a control electrode. As a source and a drain of a transistor are symmetrical, the source and drain may not be distinguished. That is, the source of a transistor can be a first electrode (or a second electrode), and the drain can be the second electrode (or the first electrode).
In embodiments of the present disclosure, the transistors may be described as N-type field effect transistors (NMOS) as an example. For example, the N-type transistor may be turned on in response to a high voltage level signal of the control electrode.
As shown in
The first reference circuit 320 may include a fifth transistor T5. A control electrode of the fifth transistor T5 may be coupled to the reset signal terminal RST to receive the reset signal. A first electrode of the fifth transistor T5 may be coupled to the first reference signal terminal REF1 to receive the first reference signal REF1. A second electrode of the fifth transistor T5 may be coupled to the first node N1. In an example, the fifth transistor T5 may be an N-type transistor.
The second reference circuit 330 may include a sixth transistor T6. A control electrode of the sixth transistor T6 may be coupled to the reset signal terminal RST to receive the reset signal. A first electrode of the sixth transistor T6 may be coupled to the second reference signal terminal REF2 to receive the second reference signal REF2. A second electrode of the sixth transistor T6 may be coupled to the fourth node N4. In an example, the sixth transistor T6 may be an N-type transistor.
It is to be understood that, one or more of the third storage circuit 310, the first reference circuit 320, and the second reference circuit 330 may also be circuits with other elements, and are not limited to those described above.
In
Taking the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4 and the drive transistor DT being N-type transistors as an example, the following describes a working process of the pixel circuitry in
As shown in
As shown in
Moreover, the third transistor T3 can be turned off, under the control of the first light emission control signal EM1 at the low voltage level, to separate the first voltage signal terminal VDD from the drive transistor DT. The fourth transistor T4 can be turned off, under the control of the second light emission control signal EM2 at the low voltage level, to separate the drive transistor DT from the OLED. Thus, the drive current IDS of the drive transistor DT could not be transferred to the OLED, avoiding the OLED from emitting light by mistake.
As shown in
As shown in
In addition, the fourth transistor T4 can be turned off, under the control of the second light emission control signal EM2 at low voltage level, to disconnect a path between the drive transistor DT and the OLED. Thus, the drive current IDS could not be transferred to the OLED, thus avoiding the OLED from emitting light by mistake. The second transistor T2 can be turned off, under the control of the reset signal RST at the low voltage level.
As shown in
As shown in
The second transistor T2 can be turned off, under the control of the reset signal RST at the low voltage level. The third transistor T3 can be turned off, under the control of the first light emission control signal EM1 at the low voltage level. The fourth transistor T4 can be turned off, under the control of the second light emission control signal EM2 at the low voltage level. In addition, the first capacitor C1 can store the voltage difference between the first voltage signal terminal VDD and the second node N2. The second capacitor C2 can store the voltage difference between the first node N1 and the second node N2. Therefore, as the voltage VN1 of the first node N1 changes, the voltage VN2 of the second node N2 may also change accordingly.
Based on the voltage dividing of the first capacitor C1 and the second capacitor C2, the voltage VN2 of the second node N2 can be calculated as:
Vref−Vth+(C2/(C2+C1))*(Vdata−Vref).
As the fourth transistor T4 disconnects the path between the drive transistor DT and the OLED, the drive current IDS could not be transferred to the OLED, thereby preventing the OLED from emitting light by mistake. Meanwhile, it can also avoid the effect of the capacitance of OLED itself on the drive current IDS.
As shown in
As shown in
In addition, the first transistor T1 can be turned off, under the control of the drive signal GA at the low voltage level. The second transistor T2 can be turned off, under the control of the reset signal RST at the low voltage level. The first capacitor C1 can maintain the voltage difference between the first voltage signal terminal VDD and the second node N2. The second capacitor C2 can maintain the voltage difference between the first node N1 and the second node N2. Therefore, the voltages of the first node N1 and the second node N2 can be the same as those in the previous phase.
At this phase, the drive current IDS of the drive transistor DT can be provided to the OLED such that the OLED can emit light. The drive current IDS can be calculated according to the following equations:
In the above equations, μ, Cox, W, and L are constant values related to the drive transistor DT, where μ is an electron mobility of the drive transistor DT, Cox is an oxide capacitance per unit area of the drive transistor DT, W is a channel width of the drive transistor DT, and L is a channel length of the drive transistor DT. Vgs may represent a voltage between the gate (or control electrode) and the source (or first electrode) of the drive transistor DT. Vth may represent the threshold voltage of the drive transistor DT.
From the above equations, the drive current flowing through the light emitting device OLED may no longer be related to the threshold voltage of the drive transistor DT, the power supply voltage (for example, the first voltage VDD, the second voltage VSS), or the capacitance Coled of the light emitting device itself. Thus, the compensation of the pixel circuitry can be realized. The problem of the drift of the threshold voltage caused by the manufacturing process and long-time working process of the drive transistor DT can be solved. The problem of different power supply voltages provided to each pixel circuitry due to different positions of each pixel unit can be solved. The problem of different capacitance Coled of each light emitting device can be solved, thereby eliminating the impact on the drive current. Therefore, the display effect of the display device with the pixel circuitry can be improved.
In
Moreover, the transistor identified with “x” indicates that the transistor is in a turned-off state in the corresponding phase.
Taking the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4, the fifth transistor T5, the sixth transistor T6 and the drive transistor DT being N-type transistors as an example, the working process of the pixel circuitry in
As shown in
As shown in
Moreover, the first transistor T1 can be turned off under the control of the drive signal GA at the low voltage level, thus separating the data signal terminal DA from the fourth node N4. As the signal at the data signal terminal DA is not be transmitted to the fourth node N4, there is no need to limit the signal at the data signal terminal DA. That is, the data signal terminal DA may not need to transmit a reference signal, which can be a data signal or any other signal.
In addition, the third transistor T3 can be turned off, under the control of the first light emission control signal EM1 at the low voltage level to separate the first voltage signal terminal VDD from the drive transistor DT. The fourth transistor T4 can be turned off, under the control of the second light emission control signal EM2 at the low voltage level, to separate the drive transistor DT from the OLED. Thus, the drive current IDS of the drive transistor DT could not be transferred to the OLED, avoiding the OLED from emitting light by mistake.
As shown in
As shown in
The third transistor T3 can be turned on, under the control of the first light emission control signal EM1 at the high voltage level, to provide the first voltage signal VDD to the third node N3. The first capacitor C1 can store the voltage difference between the first voltage signal terminal VDD and the second node N2. The second capacitor C2 can store the voltage difference between the first node N1 and the second node N2. At this phase, the drive transistor DT can be turned on. The drive current IDS of the drive transistor DT can charge the second node N2 to increase the voltage VN2 of the second node N2 until the voltage VN2 reaches Vref1-Vth. Vth is the threshold voltage of drive transistor DT.
The fourth transistor T4 can be turned off, under the control of the second light emission control signal EM2 at the low voltage level, to disconnect a path between the drive transistor DT and the light emitting device 200. The drive current IDS may not be transferred to the OLED, avoiding the OLED from emitting light by mistake. In addition, the second transistor T2 can be turned off, under the control of the reset signal RST at the low voltage level.
As shown in
As shown in
The first capacitor C1 can store the voltage difference between the first voltage signal terminal VDD and the second node N2. The second capacitor C2 can store the voltage difference between the first node N1 and the second node N2, and the third capacitor can store the voltage difference between the fourth node N4 and the first node N1. Therefore, as the voltage VN4 of the fourth node N4 changes, the voltage VN1 of the first node N1 and the voltage VN2 of the second node N2 can also change accordingly.
According to the voltage dividing of the third capacitor C3, the second capacitor C2 and the first capacitor C1, the voltages of the first node N1 and the second node N2 can be calculated as:
As the fourth transistor T4 disconnects the path between the drive transistor DT and the OLED, the drive current IDS may not be transferred to the OLED, preventing the OLED from emitting light by mistake. Meanwhile, it can also avoid the effect of the capacitance of OLED itself on the drive current IDS.
As shown in
As shown in
Moreover, the first transistor T1 can be turned off, under the control of the drive signal GA at the low voltage level. The second transistor T2, the fifth transistor T5, and the sixth transistor T6 can be turned off, under the control of the reset signal RST at the low voltage level. The first capacitor C1 can maintain the voltage difference between the first voltage signal terminal VDD and the second node N2. The second capacitor C2 can maintain the voltage difference between the first node N1 and the second node N2. The third capacitor can store the voltage difference between the fourth node N4 and the first node N1. Therefore, the voltage VN1 of the first node N1, the voltage VN2 of the second node N2, and the voltage VN4 of the fourth node N4 can be stored via the capacitors, and can be the same as those in the previous phase.
At this phase, the drive current IDS of the drive transistor DT can be provided to the OLED, such that the OLED can emit light. The drive current IDS can be calculated according to the following equations:
In the above equations, μ, Cox, W, and L are constant values related to the drive transistor DT, where μ is an electron mobility of the drive transistor DT, Cox is an oxide capacitance per unit area of the drive transistor DT, W is a channel width of the drive transistor DT, and L is a channel length of the drive transistor DT. Vgs may represent a voltage between the gate (or control electrode) and the source (or first electrode) of the drive transistor DT. Vth may represent the threshold voltage of the drive transistor DT.
From the above equations, the drive current flowing through the light emitting device OLED may no longer be related to the threshold voltage of the drive transistor DT, the power supply voltage (for example, the first voltage VDD, the second voltage VSS), or the capacitance Coled of the light emitting device itself. Thus, the compensation of the pixel circuitry can be realized. The problem of the drift of the threshold voltage caused by the manufacturing process and long-time working process of the drive transistor DT can be solved. The problem of different power supply voltages provided to each pixel circuitry due to different positions of each pixel unit can be solved. The problem of different capacitance Coled of each light emitting device can be solved, thereby eliminating the impact on the drive current. Therefore, the display effect of the display device with the pixel circuitry can be improved.
In addition, by providing the first reference signal and the second reference signal individually, the data signal terminal can only transmit the data signal but not transmitting other reference signal, thereby simplifying the design of the drive circuit.
Further, in an example, the first reference signal Vref1 and the second reference signal Vref2 may be the same signal. In other examples, the first reference signal Vref1 and the second reference signal Vref2 may also be different signals.
In the method, in step S910, in the initialization phase, the drive signal and the reset signal can be provided to turn on the data write circuit and the initialization circuit. The reference signal from the data signal terminal can be provided to the first node via the data write circuit. The initialization signal can be provided to the second node via the initialization circuit.
In step S920, in the compensation phase, the drive signal and the first light emission control signal can be provided to turn on the data write circuit and the first light emission control circuit. The reference signal can be provided to the first node via the data write circuit. The first voltage signal can be provided to the third node via the first light emission control circuit. The first storage circuit and the second storage circuit can be charged to compensate the drive circuit.
Then, in step S930, in the data write phase, the drive signal can be provided to turn on the data write circuit, to provide the data signal from the data signal terminal to the first node.
In step S940, in the light emission phase, the first light emission control signal and the second light emission control signal can be provided, to turn on the first light emission control circuit and the second light emission control circuit. The drive current of the drive circuit can be provided to the light emitting device, such that the light emitting device can emit light.
In embodiments of the present disclosure, the driving method shown in
Those skilled in the art can understand that, while the order of the method of driving the pixel circuitry is represented by steps S910, S920, S930 and S940 in the embodiment of the present disclosure, embodiments of the present disclosure may not be limited herein. Any suitable order of execution can be included within the scope of the disclosure.
In the method, in step S1010, in the initialization phase, the reset signal can be provided to turn on the initialization circuit, the first reference circuit and the second reference circuit. The initialization signal can be provided to the second node via the initialization circuit. The first reference signal can be provided to the first node via the first reference circuit. The second reference signal can be provided to the fourth node via the second reference circuit.
In step S1020, in the compensation phase, the first light emission control signal can be provided to turn on the first light emission control circuit. The first voltage signal can be provided to the third node via the first light emission control circuit. The first storage circuit, the second storage circuit, and the third storage circuit can be charged to compensate the drive circuit.
In step S1030, in the data write phase, the drive signal can be provided to turn on the data write circuit, to provide the data signal from the data signal terminal to the fourth node.
In step S1040, in the light emission phase, the first light emission control signal and the second light emission control signal can be provided to turn on the first light emission control circuit and the second light emission control circuit. The drive current of the drive circuit can be provided to the light emitting device, such that the light emitting device can emit light.
In the embodiment of the present disclosure, the driving method shown in
Those skilled in the art can understand that while the order of the method of driving the pixel circuitry is represented by steps S1010, S1020, S1030 and S1040 in the embodiment of the present disclosure, embodiments of the present disclosure may not be limited herein. Any suitable order of execution can be included within the scope of the disclosure.
On the other hand, embodiments of the present disclosure may also provide a display panel including the above array substrate. Embodiments of the present disclosure may also provide a display device including the display panel. The display device may be, for example, a display screen, a mobile phone, a tablet computer, a camera, a wearable device, and the like.
According to the embodiment of the present disclosure, it can compensate for the deviation and drift of the threshold voltage of the drive transistor in the plurality of pixel circuitries, as well as the brightness difference between the far end and the near end of the power supply caused by IR drop, thereby avoiding the effect of the capacitance of the light emitting device itself Coled on the drive current. The brightness uniformity and the display quality of the display can be improved. Moreover, based on the embodiments of the present disclosure, it can also prevent the light emission element from emitting light by mistake in the non-luminous phase.
In some embodiments, the data signal terminal may only transmit the data signal but not transmitting other reference signal, thus simplifying the design of the drive circuit.
A plurality of embodiments of the present disclosure are described in detail above. However, the scope of protection of the present disclosure is not limited thereto. Apparently, those of ordinary skill in the art may make various modifications, substitutions, and variations on some embodiments of the present disclosure without departing from the spirit and scope of the present disclosure. The scope of protection of the present disclosure is limited by the appended claims.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2021/075706 | 2/7/2021 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2022/165782 | 8/11/2022 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20130057532 | Lee et al. | Mar 2013 | A1 |
20140184665 | Yoon et al. | Jul 2014 | A1 |
20180005576 | Yoon et al. | Jan 2018 | A1 |
20180122301 | Yoon et al. | May 2018 | A1 |
20220122531 | Zheng | Apr 2022 | A1 |
20220343842 | Yu | Oct 2022 | A1 |
Number | Date | Country |
---|---|---|
103915061 | Jul 2014 | CN |
105825815 | Aug 2016 | CN |
107564476 | Jan 2018 | CN |
108010485 | May 2018 | CN |
111179820 | May 2020 | CN |
111477178 | Jul 2020 | CN |
3723077 | Oct 2020 | EP |
Entry |
---|
International Search Report issued for International Application No. PCT/CN2021/075706, mailed on Oct. 28, 2021. |
Written Opinion of the International Searching Authority issued for International Application No. PCT/CN2021/075706, mailed on Oct. 28, 2021. |
Search Report issued for European Application No. 21923795.5, mailed on Oct. 5, 2023. 13 pages. |
Number | Date | Country | |
---|---|---|---|
20230343287 A1 | Oct 2023 | US |