The present disclosure relates to the field of liquid crystal display, in particular to a pixel driving circuit and its driving method, an array substrate and a display device.
In a thin film transistor (TFT) liquid crystal display, each of liquid crystal pixel points is driven by a pixel thin film transistor integrated behind the pixel points, and a signal on a data line in a liquid crystal panel is outputted to a pixel electrode through the pixel thin film transistor, so that the pixel electrode and a common electrode work together to make light transmittance of liquid crystal on the pixel electrode changed.
Specifically, the pixel thin film transistor is turned on when a gate scanning signal on a gate line is at a high level, so that the signal on the data line is outputted to a storage capacitor through the pixel thin film transistor, and the storage capacitor influences the pixel electrode. As a result, the pixel electrode has certain voltage and form a capacitor together with the common electrode, so as to control deflection of the liquid crystal in the liquid crystal panel and further control the light transmittance of the liquid crystal panel.
Due to space arrangement and so on, a parasitic capacitor is formed between the gate line and wiring of the storage capacitor. When a gate line scanning is ended, voltage of the gate scanning signal on the gate line is suddenly dropped from 15V to −5V. Due to the effect of the parasitic capacitor, quantity of electricity over the storage capacitor is reduced, thereby failing to provide sufficient voltage to the pixel electrode, which affects a matching effect between the pixel electrode and the common electrode and reduces the display effect of the liquid crystal display.
The technical problem to be solved in the present disclosure is to provide a pixel driving circuit and its driving method, an array substrate and a display device, which can maintain a voltage difference between two terminals of a storage capacitor when a gate scanning signal is at a low level.
In order to solve the above technical problem, the present disclosure adopts following technical solutions.
There provides in first aspect of the present disclosure a pixel driving circuit comprising a pixel thin film transistor and a storage capacitor, a gate of the pixel thin film transistor being connected to a gate line, a first terminal thereof being connected to a data signal, a second terminal thereof being connected to a first terminal of the storage capacitor, and a second terminal of the storage capacitor being connected to ground. The pixel driving circuit further comprises:
a follow module connected to the first terminal of the storage capacitor for maintaining a voltage difference between two terminals of the storage capacitor when a gate scanning signal makes a transition from a high level to a low level.
The follow module comprises:
The first switch transistor group, the second switch transistor group and the third switch transistor group comprise two switch transistors;
Optionally, the first clock signal makes a transition from a low level to a high level when the gate scanning signal makes a transition from the high level to the low level.
Optionally, the switch transistor of the second switch transistor group is the same as the switch transistor of the third switch transistor group.
A resistance of the first resistor is the same as a resistance of the second resistor.
A second aspect of the present disclosure provides a driving method of a pixel driving circuit, comprising following steps:
A third aspect of the present disclosure provides an array substrate comprising the above pixel driving circuit.
A fourth aspect of the present disclosure provides a display device comprising the above array substrate.
In the technical solutions of the embodiments of the present disclosure, the pixel driving circuit comprises a follow module. The follow module maintains the voltage between the two terminals of the storage capacitor when the gate line scanning is ended and the gate scanning signal is at the low level, which guarantees that the pixel electrode can obtain sufficient voltage, ensures the display effect of the liquid crystal display and improves the user experience.
In order to specify technical solutions in embodiments of the specification or in the prior art more clearly, the accompanying figures needed to be used in the description of the embodiments will be simply introduced below. Obviously, the figures described below are just some embodiments of the present disclosure, and other figures can further be obtained according to these figures without paying any inventive labor for those ordinary skilled in the art.
Technical solutions in embodiments of the present disclosure will be clearly and completely described in combination with the figures in the embodiments of the present disclosure. Obviously, the embodiments described below are a part of embodiments rather than all embodiments. Based on the embodiments in the present disclosure, all the other embodiments obtained by those skilled in the art without paying any inventive labor belong to the protection scope of the present disclosure.
An embodiment of the present disclosure provides a pixel driving circuit. As shown in
As shown in
In the technical solution of the present embodiment, the pixel driving circuit comprises a follow module. The follow module maintains the voltage between the two terminals of the storage capacitor when the gate line scanning is ended and the gate scanning signal is at the low level, which guarantees that the pixel electrode can obtain sufficient voltage, ensures the display effect of the liquid crystal display and improves the user experience.
Further, as shown in
Herein, each of the switch transistor group comprises at least one switch transistor, and gates of respective switch transistors in the same switch transistor group are connected, first terminals thereof are connected, and at the same time, and second terminals thereof are connected. It can be seen that respective switch transistors in each of the switch transistor group perform the same function in the pixel driving circuit. When a switch transistor in a switch transistor group cannot operate due to fault, other switch transistors in the switch transistor group can still operate normally, so as to guarantee the pixel driving circuit to operate normally, which is helpful to increase reliability of the operation of the pixel driving circuit.
It is needed to specify that, in order to make
In the embodiment of the present disclosure, the first terminal of the switch transistor may be a source or a drain. Correspondingly, the second terminal of the switch transistor may be a drain or a source.
The embodiment of the present disclosure further provides a driving method of the pixel driving circuit as shown in
Specifically, at this time, the third switch transistor group T3 and the second resistor R2 are connected to the date signal Data, i.e., one terminal of the pixel thin film transistor T0; the second switch transistor group T2 and the first resistor R1 are connected to the storage capacitor Cst, i.e., the other terminal of T0. Since the switch transistors of the second switch transistor group T2 and the switch transistors of the third switch transistor group T3 are the same, the manufacturing process and design for the switch transistor of the second switch transistor group T2 and the switch transistor of the third switch transistor group T3 are completely the same; moreover, the resistance of the first resistor R1 and the resistance of the second resistor R2 are small, in generally being from 100Ω to 10 k Ω, and the resistance of the first resistor R1 is the same as the resistance of the second resistor R2. Also, since the distance between the second switch transistor group T2 and the third switch transistor group T3 can be set to be very close when being manufactured specifically, the effect caused by the second switch transistor group T2 and the third switch transistor group T3 being distributed separately from each other can be reduced to a greatest extent. To sum up, it can be made that the second switch transistor group T2, the third switch transistor group T3, the first resistor RI and the second resistor R2 form the mirror current source at this instant, and then a current I1 flowing through the first resistor R1 and the second switch transistor group T2 will be changed with a current I2 flowing through the second resistor R2 and the third switch transistor group T3.
At the moment of the n-th row of gate line scanning being ended, the data signal Data is basically unchanged, and thus I2 remains unchanged. Since the current I1 flowing through the first resistor R1 and the second switch transistor group T2 will be changed with the current I2 flowing through the second resistor R2 and the third switch transistor group T3, the current I1 remains unchanged. As a result, the potential at point X will remain unchanged, that is, the quantity of electricity over the storage capacitor Cst remains unchanged, which guarantees that the pixel electrode can obtain sufficient voltage, ensures the display effect of the liquid crystal display, and enhances the user experience.
Then, at a third time t3, the first clock signal CLK makes a transition from the high level to the low level, the switch transistor of the first switch transistor group T1 is switched off, and the effect of the follow module vanishes. The storage capacitor Cst maintains this potential until the high level of the gate scanning signal Gate(n) of the n-th row of gate line comes again.
It needs to specify that the duration time for the high level of the first clock signal CLK can be set to be comparatively short, or a rising edge of the CLK signal corresponds to a falling edge of the Gate(n) signal and the falling edge of the CLK signal corresponds to the rising edge of the Gate(n+1) signal, but there cannot be superposition, and it shall be ensured that the potential at the point X remains unchanged when the gate line scanning is ended; at the same time, it should also be ensured that there is exactly a first clock signal CLK making a transition from the low level to the high level when each of the gate scanning signals Gate makes a transition from the high level to the low level, and during the time period of the gate scanning signal Gate maintaining at the high level, the first clock signal CLK is always at the low level. That is, as shown in
In order to further enhance the operation reliability of the pixel driving circuit, respective switch transistors of the first switch transistor group T1, the second switch transistor group T2 and the third switch transistor group T3 can adopt a design of narrow channel and large width to length ratio. The switch transistors of such design can be switched on when the gate voltage is relatively small, for example, the switch transistors can be made to be switched on when the gate voltage is 2V or 3V.
Further, the embodiment of the present disclosure further provides an array substrate comprising the above pixel driving circuit.
Further, the embodiment of the present disclosure further provides a display device comprising the above array substrate.
The above descriptions are just specific implementations of the present disclosure, but the protection scope of the present disclosure is not limited thereto. Alternations or replacements that can be easily conceived by those skilled in the art who are familiar with the technical field within the technical scope disclosed in the present disclosure can be included within the protection scope of the present disclosure. Therefore, the protection scope of the present disclosure shall be subject to the protection scope of the claims.
Number | Date | Country | Kind |
---|---|---|---|
2013 1 0205693 | May 2013 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2013/081676 | 8/16/2013 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2014/190623 | 12/4/2014 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20030151374 | Maede | Aug 2003 | A1 |
20050110721 | Shin et al. | May 2005 | A1 |
20060232676 | Boemler | Oct 2006 | A1 |
20070171177 | Kim et al. | Jul 2007 | A1 |
20080062341 | Tanaka | Mar 2008 | A1 |
20090002281 | Okamoto | Jan 2009 | A1 |
20120306398 | Liang et al. | Dec 2012 | A1 |
Number | Date | Country |
---|---|---|
1620207 | May 2005 | CN |
101004885 | Jul 2007 | CN |
101140744 | Mar 2008 | CN |
102646388 | Aug 2012 | CN |
102956214 | Mar 2013 | CN |
203259751 | Oct 2013 | CN |
Entry |
---|
International Search Report Appln. No. PCT/CN2013/081676; Dated Jan. 24, 2014. |
International Preliminary Report on Patentability Appl. No. PCT/CN2013/081676; Dated Dec. 1, 2015. |
First Chinese Office Action Appln. No. 201310205693.3; Dated Feb. 27, 2015. |
Number | Date | Country | |
---|---|---|---|
20160232870 A1 | Aug 2016 | US |