This application claims the priority to Chinese Application No. 202310467324.5, filed on Apr. 25, 2023, the contents of which are incorporated herein by reference in their entirety.
The present disclosure relates to the field of display technology, and in particular, to a pixel driving circuit, a driving method, and a display panel.
The display panel has multiple pixel units that are arranged in arrays. Each pixel unit has multiple sub-pixels. Each sub-pixel has a light-emitting device and a pixel driving circuit. The pixel driving circuit is used for driving the light-emitting device to emit light. The pixel driving circuit includes a pulse width modulation driving circuit and a pulse amplitude modulation driving circuit, which respectively control the pulse width and the pulse amplitude of the driving current provided by the pixel driving circuit to the light-emitting device to be driven.
However, when the existing pixel driving circuit is driving, it is easy to generate a current leakage path between the pulse width modulation circuit and the pulse amplitude modulation circuit, thereby affecting the display effect of the display panel.
According to the present disclosure, it is provided a pixel driving circuit, a driving method, and a display panel.
According to a first aspect of the present disclosure, a pixel driving circuit includes a pulse amplitude modulation driving circuit, a pulse width modulation driving circuit, and an anti-leakage circuit. The pulse amplitude modulation driving circuit is configured to control an amplitude of a driving current provided to a light-emitting device. The pulse width modulation driving circuit is configured to control a pulse width of the driving current provided to the light-emitting device. The anti-leakage circuit is electrically connected between the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit. The anti-leakage circuit is used for cutting off a current leakage path between the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit.
In the pixel driving circuit according to the present disclosure, the pulse amplitude modulation driving circuit includes a first driving transistor and a first storage capacitor. The pulse width modulation driving circuit includes a second driving transistor and a second storage capacitor. The anti-leakage circuit includes a switching transistor. A control electrode of the first driving transistor, a first terminal of the first storage capacitor, and a first electrode of the switching transistor are electrically connected. A first electrode of the second driving transistor is electrically connected to a second electrode of the switching transistor. A second electrode of the second driving transistor is electrically connected to a reference signal terminal.
In the pixel driving circuit according to the present disclosure, a first electrode of the first driving transistor is electrically connected to a first power supply voltage terminal. A second electrode of the first driving transistor, a second terminal of the first storage capacitor and an anode of the light-emitting device are electrically connected. A cathode of the light-emitting device is electrically connected to a second power supply voltage terminal. A control electrode of the second driving transistor is electrically connected to a first terminal of the second storage capacitor. A second terminal of the second storage capacitor is electrically connected to a frequency sweep signal terminal. The control electrode of the switching transistor is electrically connected to a first control signal terminal.
In the pixel driving circuit according the present disclosure, a voltage value outputted by one of the first power supply voltage terminal and the second power supply voltage terminal is variable.
In the pixel driving circuit according to the present disclosure, the pixel driving circuit further includes a data writing circuit. The data writing circuit is electrically connected to the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit. The data writing circuit is configured to transmit a pulse amplitude modulation data voltage to the pulse amplitude modulation driving circuit in response to a amplitude modulation scanning signal. The data writing circuit is further configured to transmit a pulse width modulation data voltage to the pulse width modulation driving circuit in response to the width modulated scanning signal.
In the pixel driving circuit according to the present disclosure, the data writing circuit includes a first writing transistor and a second writing transistor. A first electrode of the first writing transistor and a first electrode of the second writing transistor are electrically connected to a data signal terminal. A control electrode of the first writing transistor is electrically connected to a second control signal terminal. A second electrode of the first writing transistor is electrically connected to the pulse amplitude modulation driving circuit. A control electrode of the second writing transistor is electrically connected to a third control signal terminal. A second terminal of the second writing transistor is electrically connected to the pulse width modulation driving circuit.
In the pixel driving circuit according to the present disclosure, the data writing circuit includes a first writing transistor and a second writing transistor. A first electrode of the first writing transistor is electrically connected to an amplitude modulation data signal terminal. A first electrode of the second writing transistor is electrically connected to a width modulation data signal terminal. A control electrode of the first writing transistor is electrically connected to a second control signal terminal. A second electrode of the first writing transistor is electrically connected to the pulse amplitude modulation driving circuit. A control electrode of the second writing transistor is electrically connected to a third control signal terminal. A second electrode of the second writing transistor is electrically connected to the pulse width modulation driving circuit.
In the pixel driving circuit according to the present disclosure, the data writing circuit further includes a third writing transistor. A control electrode of the third writing transistor is electrically connected to the second control signal terminal. A first electrode of the third writing transistor is electrically connected to a reference signal terminal. A second electrode of the third writing transistor is electrically connected to the pulse amplitude modulation driving circuit.
According to the present disclosure, it is provided a driving method of a pixel driving circuit, which is applied to the pixel driving circuit. The driving method includes a data signal writing period and a light-emitting period. The data signal writing period includes multiple amplitude modulation data signal writing sub-periods and multiple width modulation data signal writing sub-periods. The multiple amplitude modulation data signal writing sub-periods and the multiple width modulation data signal writing sub-periods are alternately arranged. During the data signal writing period, the anti-leakage circuit cuts off a current leakage path between the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit. The light-emitting device emits light during the light-emitting period.
According to another aspect of the present disclosure, a display panel includes the pixel driving circuit described above.
According to the pixel driving circuit, the driving method, and the display panel provided in the present disclosure, the anti-leakage circuit is connected between the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit, so that the current leakage path between the pulse amplitude modulation driving circuit and the pulse width modulation driving circuit can be cut off, thereby improving the display effect of the display panel.
The technical solution in the embodiments of the present disclosure will be clearly and completely described below in conjunction with the accompanying drawings in the embodiments of the present disclosure below. It will be apparent that the described embodiments are only part of the embodiments of the present disclosure and are not all of the embodiments. Based on the embodiments in the present disclosure, all other embodiments obtained by a person skilled in the art without involving any inventive effort are within the scope of the present disclosure.
Furthermore, the terms “first,” “second,” and the like in the specification and claims of this disclosure are used to distinguish between different objects, and not to describe a particular order. The terms “including” and “having” and any variations thereof are intended to cover non-exclusive inclusion. Since the source electrode and the drain electrode of the transistor used in the present disclosure are symmetrical, the source electrode and the drain electrode thereof are interchangeable. According to the configuration in the figures, it is defined that the middle terminal of the transistor is a gate electrode (control electrode), the signal input terminal is a source electrode (first electrode), and the output terminal is a drain electrode (second electrode).
The following disclosure provides many different embodiments or examples for implementing different structures of the present disclosure. In order to simplify the disclosure of the present disclosure, components and arrangements of specific examples are described below. Of course, they are merely examples and are not intended to limit the disclosure. In addition, the present disclosure may repeat reference numerals and/or reference letters in various examples, such repetition being for the purpose of simplicity and clarity, without itself indicating a relationship between the various embodiments and/or arrangements discussed.
Referring to
The pulse amplitude modulation driving circuit 10 is electrically connected to a first node G, a second node S, and a first power supply terminal VDD. The pulse amplitude modulation driving circuit 10 is configured to control an amplitude of a driving current provided to a light-emitting device D to be driven.
The pulse width modulation driving circuit 20 is electrically connected to a third node P, a fourth node K, a sweep signal terminal Sweep, and a reference signal terminal Vref. The pulse width modulation driving circuit 20 is configured to control a pulse width of the driving current provided to the light-emitting device D to be driven. The sweep signal terminal Sweep is used for inputting the sweep voltage, and the reference signal terminal Vref is used for inputting the reference voltage.
The anti-leakage circuit 30 is electrically connected between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20. The anti-leakage circuit 30 is electrically connected to the first node G, the fourth node K, and the first control signal terminal Control. The anti-leakage circuit 30 is used for cutting off a current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20. The first control signal terminal Control is used for inputting the first control signal “control”.
The data writing circuit 40 is electrically connected to the pulse amplitude modulation driving circuit 10, the pulse width modulation driving circuit 20, and an anode of the light-emitting device D. The data writing circuit 40 and the pulse amplitude modulation driving circuit 10 are electrically connected to the first node G. The data writing circuit 40 and the pulse width modulation driving circuit 20 are electrically connected to the third node P. The data writing circuit 40 and the anode of the light-emitting device D are electrically connected to the second node S. The data writing circuit 40 is electrically connected to a second control signal terminal SPAM and a third control signal terminal SPWM. The second control signal terminal SPAM, is used for inputting a second control signal “spam”. The third control signal terminal SPWM, is used for inputting a third control signal “spwm”. The data writing circuit 40 is configured to transmit the pulse width modulation data voltage to the pulse width modulation driving circuit 10 through the data signal terminal DATA, in response to the second control signal “spam”. The data writing circuit 40 is configured to transmit the pulse width modulation data voltage to the pulse width modulation driving circuit 20 through the data signal terminal DATA, in response to the third control signal “spwm”.
The cathode of the light-emitting device D is electrically connected to the second power supply terminal VSS. The light-emitting device D may be a miniature light emitting diode or a mini light emitting diode.
The voltage value outputted by one of the first power supply terminal VDD, and the second power supply terminal VSS is variable. Particularly, by adjusting the potential of the first power supply terminal VDD low or adjusting the potential of the second power supply terminal VSS high in the non-light-emitting period, the light-emitting device D may be caused not to emit light. During the light-emitting period, the potential of the first power supply terminal VDD, is adjusted high and the potential of the second power supply terminal VSS, is adjusted low correspondingly, so as to cause the light-emitting device D to emit light normally.
It should be noted that both the first power supply terminal VDD, and the second power supply terminal VSS, are used for outputting a preset voltage value. The potential of the first power supply terminal VDD, is greater than the potential of the second power supply terminal VSS. The potential of the second power supply terminal VSS, may be the potential of the ground terminal or the potential of the reference signal terminal Vref. Illustratively, as shown in
According to the pixel driving circuit provided in the present disclosure, because the anti-leakage circuit 30 is connected between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20, the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20 can be cut off, preventing the potential of the first node G from being affected by the leakage current, so that ensuring the light emission duration of the light-emitting device D, thereby improving the display effect of the display panel.
Referring to
The pulse amplitude modulation driving circuit 10 includes a first driving transistor T1 and a first storage capacitor C1. The pulse width modulation driving circuit 20 includes a second driving transistor T2 and a second storage capacitor C2. The anti-leakage circuit 30 includes a switching transistor T3. The data writing circuit 40 includes a first writing transistor T4, a second writing transistor T5, and a third writing transistor T6.
A control electrode of the first driving transistor T1, a first terminal of the first storage capacitor C1, and a first electrode of the switching transistor T3 are electrically connected to the first node G. A first electrode of the second driving transistor T2 and the second electrode of the switching transistor T3 are electrically connected to the fourth node K. A second electrode of the second driving transistor T2 is electrically connected to the reference signal terminal Vref.
It should be noted that the current leakage path is a line between the control electrode of the first driving transistor T1, the first terminal of the first storage capacitor C1, the first terminal of the switching transistor T3, the first terminal of the second driving transistor T2, the second terminal of the switching transistor T3, the second terminal of the second driving transistor T2, and the reference signal terminal Vref. Therefore, by adding the switching transistor T3 to cut off the current leakage path, the potential of the first node G is prevented from being affected by the leakage current, and the light-emitting duration of the light-emitting device D is ensured, thereby improving the display effect of the display panel.
A first electrode of the first driving transistor T1 is electrically connected to the first power supply terminal VDD. A second electrode of the first driving transistor T1, a second terminal of the first storage capacitor C1, and an anode of the light-emitting device D are electrically connected to the second node S. A cathode of the light-emitting device D is electrically connected to the second power supply terminal VSS.
A control electrode of the second driving transistor T2 and a first terminal of the second storage capacitor C2 are electrically connected to the third node P. A second terminal of the second storage capacitor C2 is electrically connected to the sweep signal terminal Sweep. The control electrode of the switching transistor T3 is electrically connected to the first control signal terminal Control.
A first electrode of the first writing transistor T4 and a first electrode of the second writing transistor T5 are electrically connected to the data signal terminal DATA. A control electrode of the first writing transistor T4 is electrically connected to the second control signal terminal SPAM. A second terminal of the first writing transistor T4 and the pulse amplitude modulation driving circuit 10 are electrically connected to the first node G. The control electrode of the second writing transistor T5 is electrically connected to the third control signal terminal SPWM. The second terminal of the second writing transistor T5 and the pulse width modulation driving circuit 20 are electrically connected to the third node P. That is, the pulse amplitude modulation data voltage and the pulse width modulation data voltage are alternately outputted by the same data signal terminal DATA. The control electrode of the third writing transistor T6 is electrically connected to the second control signal terminal SPAM. The first terminal of the third writing transistor T6 is electrically connected to the reference signal terminal Vref. The second terminal of the third writing transistor T6 is electrically connected to the pulse amplitude modulation driving circuit 10.
In the pixel driving circuit 100 provided in the present disclosure, the first driving transistor T1, the second driving transistor T2, the switching transistor T3, the first writing transistor T4, the second writing transistor T5, and the third writing transistor T6 are transistors of the same type. Particularly, the first driving transistor T1, the second driving transistor T2, the switching transistor T3, the first writing transistor T4, the second writing transistor T5, and the third writing transistor T6 are all P-type transistors or N-type transistors.
It should be noted that the first driving transistor T1, the second driving transistor T2, the switching transistor T3, the first writing transistor T4, the second writing transistor T5, and the third writing transistor T6 may be one or more of a low-temperature polysilicon thin film transistor, an oxide semiconductor thin film transistor or an amorphous silicon thin film transistor, and a field effect transistor.
It should be noted that, in the pixel driving circuit provided in the present disclosure, the data signal terminal DATA alternately writes the data voltage into the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20. That is, when the pulse amplitude modulation driving circuit 10 in the pixel driving circuit corresponding to the n-th row of sub-pixels writes the data voltage, the potential of first node G rises, and the light-emitting device D emits light. At this time, the pulse width modulation driving circuit 20 in the pixel driving circuit corresponding to the (n+1)-th row of sub-pixels writes the data voltage, and the sweep signal terminal Sweep inputs a high voltage level signal. The potential of the third node P rises, and the second driving transistor T2 turns on.
Since the sweep signal terminal Sweep is a global signal terminal, that is, the sweep signal “sweep” is input to the pixel driving circuit corresponding to the (n+1)-th row of sub-pixels and the pixel driving circuit corresponding to the n-th row of sub-pixels at the same time, the potential of the third node P in the pixel driving circuit corresponding to the n-th row of sub-pixels is also raised along with the input of the sweep signal “sweep”. Correspondingly, the second driving transistor T2 turns on. If the switching transistor T3 is not provided, the potential of the first node G is pulled down to the potential of the reference voltage along with the turn-on of the second driving transistor T2, whereby the first driving transistor T1 turns off, and the light-emitting device D stops emitting light. That is, the light-emitting duration of the light-emitting device D in the n-th row of sub-pixels is shortened. Therefore, in the present disclosure, by providing a current leakage path between the switching transistor T3 and the pulse width modulation driving circuit 20, the light-emitting duration of the light-emitting device D is ensured, thereby improving the display effect of the display panel.
Referring to
In the data signal writing period t01, the anti-leakage circuit 30 cuts off the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20.
Particularly, referring to
In the width modulation data signal writing sub-period t012, the third control signal “spwm”, the sweep signal “sweep”, and the data signal “data” are high voltage level signals, the second control signal “spam” and the first control signal “control” are low voltage level signals. The second writing transistor T5 turns on. The data signal “data” is at a first potential. The pulse width modulation data voltage is written into the control electrode of the second driving transistor T2 and the first terminal of the second storage capacitor C2. The sweep voltage is written into the second terminal of the second storage capacitor C2. The second driving transistor T2 turns on. Since the first control signal “control” is a low voltage level signal, the switch transistor T3 turns off, thereby cutting off the current leakage path between the pulse amplitude modulation drive circuit 10 and the pulse width modulation drive circuit 20.
Particularly, referring to
In the amplitude modulation data signal writing sub-period t011, the third control signal “spwm”, the sweep signal “sweep”, and the first control signal “control” are low voltage level signals, the second control signal “spam”, and the data signal “data” are high voltage level signals, the first writing transistor T4 turns on. The second writing transistor T5 turns off. The data signal “data” is at a second potential. The pulse amplitude modulation data voltage is written into the control electrode of the first driving transistor T1 and the first terminal of the first storage capacitor C1. However, since the first control signal “control” is a low voltage level signal, the switching transistor T3 turns off, thereby cutting off the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20.
The light-emitting period t02 includes a light-emitting sub-period t021 and a light-emitting control period t022.
Referring to
In the light-emitting sub-period t021, the third control signal “spwm”, the second control signal “spam”, and the data signal “data” are low voltage level signals. The first control signal “control”, and the signal inputted by the first power supply terminal VDD are high voltage level signals. The first writing transistor T4, the second writing transistor T5, and the second driving transistor T2 turn off. The switching transistor T3 and the third writing transistor T6 turn on. The reference voltage is transmitted to the second terminal of the first storage capacitor C1, and the potential of the control electrode of the first driving transistor T1 is raised by the coupling effect, whereby the first driving transistor T1 turns on, and the light-emitting device D emits light.
Particularly, referring to
In the light-emitting control period t022, as the potential of the sweep voltage inputted by the sweep signal terminal, Sweep, gradually rises, the potential of the control electrode of the second driving transistor T2 rises by the coupling effect of the second storage capacitor C2, until the second driving transistor T2 turns on. The potential of the control electrode of the first driving transistor T1 is pulled down until the first driving transistor T1 turns off. The light-emitting device D stops emitting light.
It should be noted that, in the pixel driving circuit provided in the present disclosure, the pulse width modulation data voltage data2, and the pulse amplitude modulation data voltage data1 are alternately written. That is, when the pulse amplitude modulation data voltage data1 is written into the pixel driving circuit corresponding to the n-th row of sub-pixels, the potential of the first node G rises. The light-emitting device D emits light. At this time, the pulse width modulation data voltage data2 is written into the pixel driving circuit corresponding to the (n+1)-th row of sub-pixels, and the sweep signal “sweep” inputs a high voltage level signal. The potential of the third node Prises. The second driving transistor T2 turns on.
Since the sweep signal “sweep” is a global signal, that is, the sweep signal “sweep” is input to the pixel driving circuit corresponding to the (n+1)-th row of sub-pixels and the pixel driving circuit corresponding to the n-th row of sub-pixels at the same time. The potential of the third node P in the pixel driving circuit corresponding to the n-th row of sub-pixels is also raised along with the input of the sweep signal “sweep”. Correspondingly, the second driving transistor T2 turns on. If the switching transistor T3 is not provided, the potential of the first node G is pulled down to the potential of the reference voltage along with the turn-on of the second driving transistor T2, whereby the first driving transistor T1 turns off. The light-emitting device D stops emitting light. That is, the light-emitting duration of the light-emitting device D in the n-th row of sub-pixels is shortened. Therefore, in the present disclosure, by providing the switching transistor T3, the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20, is cut off. The light-emitting duration of the light-emitting device D is ensured, thereby improving the display effect of the display panel.
Referring to
The pulse amplitude modulation driving circuit 10 includes a first driving transistor T1 and a first storage capacitor C1. The pulse width modulation driving circuit 20 includes a second driving transistor T2 and a second storage capacitor C2. The anti-leakage circuit 30 includes a switching transistor T3. The data writing circuit 40 includes a first writing transistor T4, a second writing transistor T5, and a third writing transistor T6.
A control electrode of the first driving transistor T1, a first terminal of the first storage capacitor C1, and a first electrode of the switching transistor T3 are electrically connected to the first node G. A first electrode of the second driving transistor T2 and a second electrode of the switching transistor T3 are electrically connected to the fourth node K. A second electrode of the second driving transistor T2 is electrically connected to the reference signal terminal Vref.
The current leakage path is a line between the control electrode of the first driving transistor T1, the first terminal of the first storage capacitor C1, the first electrode of the switching transistor T3, the first terminal of the second driving transistor T2, the second electrode of the switching transistor T3, the second electrode of the second driving transistor T2, and the reference signal terminal Vref.
In the pixel driving circuit provided in the present disclosure, the first electrode of the first driving transistor T1 is electrically connected to the first power supply terminal VDD. The second electrode of the first driving transistor T1, the second terminal of the first storage capacitor C1, and the anode of the light-emitting device D are electrically connected to the second node S. The cathode of the light-emitting device D is electrically connected to the second power supply terminal VSS.
A control electrode of the second driving transistor T2 and a first terminal of the second storage capacitor C2 are electrically connected to the third node P. A second terminal of the second storage capacitor C2 is electrically connected to the sweep signal terminal, Sweep. The control electrode of the switching transistor T3 is electrically connected to the first control signal terminal Control.
A first electrode of the first writing transistor T4 is electrically connected to the amplitude modulation data signal terminal DATA. A first electrode of the second writing transistor T5 is electrically connected to the width modulation data signal terminal DATA. A control electrode of the first writing transistor T4 is electrically connected to the second control signal terminal SPAM. A second terminal of the first writing transistor T4 and the pulse amplitude modulation driving circuit 10 are electrically connected to the first node G. The control electrode of the second writing transistor T5 is electrically connected to the third control signal terminal SPWM. The second terminal of the second writing transistor T5 and the pulse width modulation driving circuit 20 are electrically connected to the third node P.
That is, the potential of the pulse amplitude modulation data voltage outputted by the amplitude modulation data signal terminal DATA, is opposite to the potential of the pulse width modulation data voltage outputted by the width modulation data signal terminal DATA, and the value of the pulse amplitude modulation data voltage is greater than or equal to the value of the pulse width modulation data voltage. The control electrode of the third writing transistor T6 is electrically connected to the second control signal terminal SPAM. The first electrode of the third writing transistor T6 is electrically connected to the reference signal terminal Vref. The second electrode of the third writing transistor T6 is electrically connected to the pulse amplitude modulation driving circuit 10.
According to the pixel driving circuit 200 provided in the present disclosure, the switching transistor T3 is connected between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20, so that the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20 can be cut off, thereby improving the display effect of the display panel.
Referring to
In the data signal writing period t01, the anti-leakage circuit 30 cuts off the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20.
Particularly, in the width modulation data signal write sub-period t012, the third control signal “spwm”, the sweep signal “sweep”, and the width modulation data signal data2 are high voltage level signals. The second control signal “spam”, the amplitude modulation data signal data1, and the first control signal “control” are low voltage level signals. The second writing transistor T5 turns on. The pulse width modulation data voltage is written into the control electrode of the second driving transistor T2 and the first terminal of the second storage capacitor C2. The sweep voltage is written into the second terminal of the second storage capacitor C2. The second driving transistor T2 turns on. However, since the first control signal “control”, is a low voltage level signal, the switching transistor T3 turns off, thereby cutting off the current leakage path between the pulse amplitude modulation drive circuit 10 and the pulse width modulation drive circuit 20. In the amplitude modulation data signal writing sub-period t011, the third control signal “spwm”, the sweep signal “sweep”, the width modulation data signal data2, and the first control signal “control” are low voltage level signals. The second control signal “spam” and the amplitude modulation data signal data1 are high voltage level signals. The first writing transistor T4 turns on. The second writing transistor T5 turns off. The pulse amplitude modulation data voltage is written into the control electrode of the first driving transistor T1 and the first terminal of the first storage capacitor C1. However, since the first control signal “control” is a low voltage level signal, the switching transistor T3 turns off, thereby cutting off the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20. Particularly, the potential of the amplitude modulation data signal data1 is greater than or equal to the potential of the width modulation data signal data2. Illustratively, as shown in
The light-emitting period t02 includes a light-emitting sub-period t021 and a light-emitting control period t022.
In the light-emitting sub-period t021, the third control signal “spwm”, the second control signal “spam” the width-modulation data signal data2, and the amplitude-modulation data signal data1 are low voltage level signals. The first control signal “control”, and the signal inputted by the first power supply terminal VDD are high voltage level signals. The first writing transistor T4, the second writing transistor T5, and the second driving transistor T2 turn off. The switching transistor T3 and the third writing transistor T6 turn on. The reference voltage inputted by the reference signal terminal Vref is transmitted to the second terminal of the first storage capacitor C1, and the potential of the control electrode of the first driving transistor T1 is raised by the coupling effect, whereby the first driving transistor T1 turns on, and the light-emitting device D emits light.
In the light emission control period t022, as the potential of the sweep voltage inputted by the sweep signal terminal Sweep gradually rises, the coupling effect of the second storage capacitor C2 causes the potential of the control electrode of the second driving transistor T2 to rise, until the second driving transistor T2 turns on. The potential of the control electrode of the first driving transistor T1 is pulled down. until the first driving transistor T1 turns off. The light-emitting device D stops emitting light.
In another aspect, the present disclosure also provides a display panel including the above pixel driving circuit. For details, reference may be made to the above description of the pixel driving circuit, and details are not described herein.
The display panel may be any product or component having a display function, such as an electronic paper, a mobile phone, a tablet computer, a television, a display, a notebook computer, a digital photo frame, a navigator, or the like.
According to the display panel provided in the present disclosure, by connecting the anti-leakage circuit 30 between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20 of the pixel driving circuit, the current leakage path between the pulse amplitude modulation driving circuit 10 and the pulse width modulation driving circuit 20 can be cut off, thereby improving the display effect of the display panel.
The above is merely an example of the present disclosure, and is not therefore intended to limit the scope of the present disclosure. Equivalent structural or equivalent process transformations made using the contents of the specification and figures of the present disclosure, or direct or indirect use in other related technical fields, are equally included within the scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202310467324.5 | Apr 2023 | CN | national |