This application claims the priority benefit of Taiwan application serial no. 96147948, filed on Dec. 14, 2007. The entirety the above-mentioned patent application is hereby incorporated by reference herein and made a part of specification.
1. Field of the Invention
The present invention generally relates to a pixel-driving method and the circuit thereof, and more particularly, to a pixel-driving method and the circuit thereof can adapt dot-inversion driving mechanism and dual-gate driving mechanism being compatible with each other.
2. Description of Related Art
An image frame of a digital display panel is composed of a plurality of color dots arrange in an array, wherein each display dot is corresponding to a pixel.
In order to display a frame on a general panel, the display polarity of a frame must be switched between a positive polarity and a negative polarity every a certain time so as to avoid the liquid crystal molecules from incorrect rotating, failing to responding to the changes of electrical fields and incorrect displaying corresponding to a given gray level voltage. This is because the liquid crystal molecules are applied with a certain voltage for a long period of time. To solve the above-mentioned problem, every output terminal to source channel of a driver must provides two outputs of positive polarity and negative polarity, which is called as a dot-inversion driving mechanism.
The conventional schemes for altering the polarity include a popular scheme termed as dot-inversion driving mechanism. With the dot-inversion driving mechanism, the signal voltage polarities of a display dot of a display frame are alternately presented as PNPN . . . , where an architecture in P-N common mode is preferred to save the number of the employed DACs.
In the prior art, the dual-gate driving mechanism is also used.
If the above-mentioned driving circuit with non-supporting dual-gate driving mechanism is used to display dot-inversion frames, the P-N common mode makes the number of the DACs saved by a half. However, the wires of a panel driven by a driving circuit with the dual-gate driving mechanism are divided into two groups respectively targeting the odd dots and the even dots, which leads the channel output terminals output voltages in a same positive polarity P or in a same negative polarity N to the odd dots, while the voltages output to the even dots are the opposite thereto.
It can be seen from the above described that a driving circuit 150 with the dual-gate driving mechanism is unable to simultaneously support the dot-inversion driving mechanism; that is, the driving circuit 150 is unable to adopt an architecture in P-N common mode to share the employed DACs as the dual-gate driving mechanism as shown in
Accordingly, the present invention is directed to a pixel-driving method and the circuit thereof, which allow simultaneously supporting the dual-gate driving mechanism and the dot-inversion driving mechanism.
The present invention provides a pixel-driving method, which includes defining four continuous pixels as a driving sub-unit sequentially having a first pixel transistor, a second pixel transistor, a third pixel transistor and a fourth pixel transistor; using a first gate line to commonly control the two gates of the first pixel transistor and the fourth pixel transistor; using a second gate line to commonly control the two gates of the second pixel transistor and the third pixel transistor; using a first source line to commonly control the two sources of the first pixel transistor and the second pixel transistor; using a second source line to commonly control the two sources of the third pixel transistor and the fourth pixel transistor. In addition, a positive voltage and a negative voltage are alternately and respectively according to a timing applied to the first source line and the second source line, and an enabling voltage is alternately and respectively according to a timing applied to the first gate line and the second gate line.
The present invention provides another pixel-driving method, which includes defining four continuous pixels as a driving sub-unit sequentially having a first pixel, a second pixel, a third pixel and a fourth pixel; alternately and respectively according to a timing applying a positive driving voltage and a negative driving voltage to the first pixel and the fourth pixel both composing a first set; alternately and respectively according to a timing applying a positive driving voltage and a negative driving voltage to the second pixel and the third pixel both composing a second set.
The present invention also provides a pixel-driving circuit, which is able to make the dot-inversion driving mechanism and the dual-gate driving mechanism compatible with each other. In the pixel-driving circuit, four continuous pixels are defined as a driving sub-unit sequentially having a first pixel, a second pixel, a third pixel and a fourth pixel. The pixel-driving circuit includes a first pixel transistor, a second pixel transistor, a third pixel transistor and a fourth pixel transistor, which are respectively disposed in the first pixel, the second pixel, the third pixel and the fourth pixel. In addition, a first gate line is connected to the two gates of the first pixel transistor and the fourth pixel transistor; a second gate line is connected to the two gates of the second pixel transistor and the third pixel transistor; a first source line is connected to the two sources of the first pixel transistor and the second pixel transistor; a second gate line is connected to the two sources of the third pixel transistor and the fourth pixel transistor. A positive voltage and a negative voltage are alternately and respectively according to a timing applied to the first source line and the second source line.
The present invention provides yet another pixel-driving method, which includes defining four continuous pixels as a driving sub-unit sequentially having a first pixel transistor, a second pixel transistor, a third pixel transistor and a fourth pixel transistor; using a first gate line to commonly control the two gates of the first pixel transistor and the second pixel transistor; using a second gate line to commonly control the two gates of the third pixel transistor and the fourth pixel transistor; using a first source line to commonly control the two sources of the first pixel transistor and the third pixel transistor; using a second source line to commonly control the two sources of the second pixel transistor and the fourth pixel transistor. In addition, a positive voltage and a negative voltage are alternately and respectively according to a timing applied to the first source line and the second source line, and an enabling voltage is alternately and respectively according to a timing applied to the first gate line and the second gate line.
The present invention also provides another pixel-driving circuit, wherein four continuous pixels are defined as a driving sub-unit sequentially having a first pixel, a second pixel, a third pixel and a fourth pixel. The pixel-driving circuit includes a first pixel transistor, a second pixel transistor, a third pixel transistor and a fourth pixel transistor, which are respectively disposed in the first pixel, the second pixel, the third pixel and the fourth pixel. In addition, a first gate line is connected to the two gates of the first pixel transistor and the second pixel transistor; a second gate line is connected to the two gates of the third pixel transistor and the fourth pixel transistor; a first source line is connected to the two sources of the first pixel transistor and the third pixel transistor; a second gate line is connected to the two sources of the second pixel transistor and the fourth pixel transistor. A positive voltage and a negative voltage are alternately and respectively according to a timing applied to the first source line and the second source line.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The present invention is able to solve the conventional problem that the dual-gate driving mechanism is not simultaneously compatible with the dot-inversion driving mechanism for driving pixels of a display panel.
In terms of the circuit operation, the first source line 208 is coupled to the P DAC 204 and the second source line 208 is coupled to the N DAC 206 by using an interleave switch. The wiring shown by
Based on the dual-gate driving mechanism, the circuit of the next display timing makes the pixels on the even gate line 212 displayed.
It can be seen from the above-described operation that the circuit alternately and sequentially applies a positive voltage and a negative voltage respectively to the first source line and the second source line. Besides, the circuit follows a certain timing to alternately and sequentially apply an enabling voltage respectively to the first gate line 210 and the second gate line 212.
The above-described operation is exemplarily corresponding to a driving sub-unit composed of four pixels. To drive pixels with more gate lines, for example, with three gate lines, similarly, six pixels are defined as a driving sub-unit, but the operation principle is still based on the above-mentioned operation for four pixels. In addition, the above-mentioned ‘even’, ‘odd’, ‘P DAC’ or ‘N DAC’ are for simplifying the depiction of the embodiment; the sequence thereof can be interchanged, which would not change the driving mechanisms of the present invention.
The driving circuit of the present invention allows to be modified similarly to the above-described mechanisms.
In terms of the circuit operation, first, when the first gate line turns on the first and second pixel transistors according to a timing, the gray level voltages thereof respectively keep positive polarity and negative polarity. At the next timing, the second gate line turns on the third and fourth pixel transistors, and the gray level voltages keep at the positive polarity and the negative polarity unchanged. At the third timing, the first gate line is started and meanwhile the polarities of the sources would be exchanged with each other as above described. Thus, the circuit of the embodiment works at the time with the dot-inversion driving mechanism.
In fact, the above-described circuit implements the pixel-driving method of the present invention, but the circuit having the required functions allows to be modified.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
96147948 | Dec 2007 | TW | national |