1. Field of the Invention
The present invention relates to a pixel structure of a display panel, and more particularly, to a tri-gate pixel structure of a liquid crystal display panel having high aperture ratio.
2. Description of the Prior Art
The pixel structure of display panel, based on different driving modes, may be generally divided into two types including single-gate pixel structure; and tri-gate pixel structure. When displaying images with the same resolution, the number of gate lines of the display panel having the tri-gate pixel structure is three times greater than, and the number of data lines of the display panel having the tri-gate pixel structure is reduced to one-third of that of the display panel having the single-gate pixel structure. Hence, the display panel having the tri-gate pixel structure uses more gate drivers, but less source drivers. Since the cost and power consumption of the gate driver is less than that of the source driver, the tri-gate pixel structure design is beneficial for its low cost and low power consumption.
Notwithstanding its low cost and low power consumption, the conventional tri-gate pixel structure yet suffers from the difficulty in designing storage capacitor and low aperture ratio issue.
It is therefore one of the objectives of the present invention to provide a pixel structure of a display panel to improve aperture ratio.
According to the present invention, a tri-gate pixel structure is provided. The tri-gate pixel structure is formed on a substrate, and the substrate includes three sub-pixel regions. The tri-gate pixel structure includes three gate lines, a data line, three thin film transistors, three pixel electrodes and a common line. The gate lines are disposed along a first direction on the substrate. The data line is disposed along a second direction on the substrate. The thin film transistors are disposed on each of the sub-pixel regions respectively, and each of the thin film transistors includes a gate electrode, a source electrode and a drain electrode, wherein the gate electrode of each of the thin film transistors is electrically connected to the corresponding gate line, and the source electrode of each of the thin film transistors is electrically connected to the data line. The pixel electrodes are disposed in each of the sub-pixel regions respectively, and electrically connected to the corresponding drain electrode of each of the thin film transistors respectively. The common line, disposed on the substrate, crosses the gate lines, and partially overlaps with the gate lines. The common line and the pixel electrodes partially overlap, forming three storage capacitors respectively.
According to the present invention, a liquid crystal display panel is provided. The liquid crystal display panel includes a first substrate, a second substrate disposed opposite to the first substrate, and a liquid crystal layer interposed between the first substrate and the second substrate. The first substrate includes a plurality of pixel region, each pixel region includes three sub-pixel regions, and each pixel region comprises a pixel structure. The pixel structure includes three gate lines, a data line, three thin film transistors, three pixel electrodes and a common line. The gate lines are disposed along a first direction on the first substrate. The data line is disposed along a second direction on the first substrate. The thin film transistors are disposed on each of the sub-pixel regions respectively, and each of the thin film transistors includes a gate electrode, a source electrode and a drain electrode, wherein the gate electrode of each of the thin film transistors is electrically connected to the corresponding gate line, and the source electrode of each of the thin film transistors is electrically connected to the data line. The pixel electrodes are disposed in each of the sub-pixel regions respectively, and electrically connected to the corresponding drain electrode of each of the thin film transistors respectively. The common line, disposed on the first substrate, crosses the gate lines, and partially overlaps with the gate lines. The common line and the pixel electrodes partially overlap, forming three storage capacitors respectively.
According to the present invention, a pixel structure, or named a sub-pixel structure, of a display panel is provided. The pixel structure is formed on a substrate comprising a plurality of sub-pixel regions. The pixel structure includes a gate line, a data line, a thin film transistor, a pixel electrode and a common line. The gate line is disposed along a first direction on the substrate. The data line is disposed along a second direction on the substrate. The thin film transistor is disposed in the sub-pixel region, and the thin film transistor includes a gate electrode, a source electrode and a drain electrode, wherein the gate electrode of the thin film transistor is electrically connected to the gate line, and the source electrode of the thin film transistor is electrically connected to the data line. The pixel electrode is disposed in the sub-pixel region and electrically connected to the drain electrode of the thin film transistor. The common line, disposed on the substrate, partially overlaps with the gate line, wherein the common line and the pixel electrode partially overlap, forming a storage capacitor.
The common line of the pixel structure of the display panel in this embodiment may be disposed along a direction different from that of the gate line, hence, the common line may cross the gate line. In a tri-gate pixel structure, this design allows the common line penetrating the sub-pixel region along the short axis, instead of along the long axis of the sub-pixel region. As a result, the aperture ratio is improved.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the presented invention, preferred embodiments will be made in details. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
Refer to
When displaying images with the same resolution (e.g. n*m), the display panel having a tri-gate pixel structure 10 includes 3m gate lines and n data lines, while the display panel having a single-gate pixel structure includes m gate lines and 3n data lines. Hence, the tri-gate pixel structure, compared with the single-gate pixel structure, uses more gate drivers but less source drivers, which leads to reduction of cost and power consumption.
Refer to
Refer to
In this embodiment, the common line 48 and the gate lines 40 are made of different conductive layers, hence, the common line 48 and the gate lines 40 may be disposed along different directions, and the common line 48 may cross the gate lines 40. For instance, the gate lines 40 extends along the long axis (the first direction) of the sub-pixel region 38S, but the common line 48 penetrates through the sub-pixel region 38S along the short axis (the second direction). Consequently, the area ratio of the common line 48 to the display region may be reduced, so as to decrease the light shielding area and improve the aperture ratio. The common line 48 and the data line 42 may be, for instance, made by the same conductive layer, but not limited. The common line 48 may also be made by another conductive layer different from the data line 42.
In this embodiment, the common line 48 includes a plurality of first common sections 481 and a plurality of second common extension parts 482. The first common section 481, which is disposed along the second direction, penetrates each of the sub-pixel regions 38S. The second common extension part 482, which is coupled to the first common section 481, extends along the first direction. In each of the sub-pixel regions 38S, two first common sections 481, and two second common extension parts 482 form a closed pattern substantially surrounding the periphery of the sub-pixel region 38S. In addition, the second common extension part 482 and the pixel electrode 46 partially overlap, and the overlapping region forms a storage capacitor Cst. Also, the second common extension part 482 may includes an opening pattern 483 e.g. a slit opening partially exposing the gate electrode 40 disposed thereunder, such that the parasitic capacitance between the common line 48 and the gate line 40 may be reduced.
In the aforementioned embodiment, the pixel electrode 46 and the common line 48 partially overlap, but the pixel electrode 46 and the gate line 40 does not overlap. The pixel structure of the present invention, however, is not limited, and may have different configurations. Refer to
Refer to
As shown in
In conclusion, the common line and the gate line are made of different conductive layers, and thus the common line and the gate line may be arranged along different directions, and the common line may cross the gate line. In a tri-gate pixel structure, this design allows the common line penetrating the sub-pixel region along the short axis, instead of along the long axis of the sub-pixel region. As a result, the aperture ratio is improved.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Number | Date | Country | Kind |
---|---|---|---|
97134058 A | Sep 2008 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5182620 | Shimada et al. | Jan 1993 | A |
5295008 | Mizobata et al. | Mar 1994 | A |
5835169 | Kwon | Nov 1998 | A |
6172728 | Hiraishi | Jan 2001 | B1 |
6249326 | Hebiguchi | Jun 2001 | B1 |
6507375 | Kawahata | Jan 2003 | B1 |
6784949 | Nagata | Aug 2004 | B1 |
7554119 | Sawamizu et al. | Jun 2009 | B2 |
20020033809 | Nakajima | Mar 2002 | A1 |
20030174258 | Yun et al. | Sep 2003 | A1 |
20040080681 | Moon | Apr 2004 | A1 |
20040174483 | Nakamura et al. | Sep 2004 | A1 |
20060226426 | Park et al. | Oct 2006 | A1 |
20060258034 | Sohn | Nov 2006 | A1 |
20070058096 | Tsai | Mar 2007 | A1 |
20070262316 | Kim et al. | Nov 2007 | A1 |
20090040408 | Ishii | Feb 2009 | A1 |
Number | Date | Country |
---|---|---|
1338719 | Mar 2002 | CN |
1445583 | Oct 2003 | CN |
2001021919 | Jan 2001 | JP |
I258626 | Jul 2006 | TW |
200916928 | Apr 2009 | TW |
Number | Date | Country | |
---|---|---|---|
20100059758 A1 | Mar 2010 | US |