Claims
- 1. A graphics memory for storing picture data, comprising:
a plurality of tiles, each including data for a multi-row patch of spatially adjacent pixels; memory access logic having at least two different modes of operation, wherein
in a first mode of operation, said logic provides paralleled access to all rows of at least one selected tile, and in a second mode of operation, said logic provides paralleled access to at least one selected row of multiple tiles.
- 2. The graphics processor of claim 16, wherein said tiles each include less than all bits of data for all pixels in a patch.
- 3. The graphics processor of claim 16, wherein at least some ones of said tiles have different respective row-address-bit permutations.
- 4. A graphics processing method, comprising the steps of:
storing computer graphics data in a tile format; and accessing said data in either of two modes, wherein
in a first mode of operation, all rows of at least one selected tile are accessed in parallel, and in a second mode of operation, rows having the same position in multiple tiles are accessed in parallel.
- 5. The graphics processing method of claim 4, wherein said tiles each include less than all bits of data for all pixels in a patch.
- 6. The graphics processing method of claim 4, wherein at least some ones of said tiles have different respective row-address-bit permutations.
CROSS-REFERENCE TO OTHER APPLICATION
[0001] This application claims priority from 60/269,802, filed Feb. 20, 2001, which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60269802 |
Feb 2001 |
US |