Claims
- 1. A controller for a planar display panel comprising a common electrode for driving all of display cells together, which constitute a display screen, or for partly driving any plural number of the display cells at a time, and individual electrodes for individually driving the display cells on the cell-by-cell basis, wherein said controller includes a driving circuit for changing luminance in accordance with the number of pulses applied to each of said individual electrodes within a unit time, thereby effecting gradation display.
- 2. The controller for a planar display panel according to claim 1, wherein said driving circuit effects the gradation display based on control of application of a relatively wide sustaining pulse and a relatively narrow extinguishing pulse which are used as the pulses to be applied to each of said individual electrodes within the unit time.
- 3. The controller for a planar display panel according to claim 1, wherein said planar display panel is constituted by display modules as constituent elements each comprising a plurality of display units combined into a pattern of row-and-column matrix, said display modules arranged in the horizontal direction are cascaded, and a power supply is connected to said display modules in parallel, andwherein a signal processing circuit for applying control signals to driving circuits of each of said display modules comprises: an address information storage unit for storing specific address information, an input signal control unit for allowing input data to pass through said control unit and taking data, which the display module including said control unit is to represent by itself, out of a position indicated by the specific address and a display effective signal in the data, a through data output buffer for outputting the data, which has passed through said input signal control unit, to the adjacent display module cascaded downstream, a memory into which the data taken out of said input signal control unit is written in response to a write control signal, and from which the data is read in response to a read control signal, a display pulse generator for generating common electrode and individual electrode driving pulses based on the data taken out of said input signal control unit, a counter for counting the common electrode driving pulse output from said display pulse generator, a look-up table for converting the number of pulses counted by said counter into a numerical value of gradation data, a display data generator for outputting individual electrode control data based on comparison between the gradation data from said look-up table and the individual electrode driving display data read from said memory, and an output buffer for outputting outputs of said display pulse generator and said display data generator to individual electrode driving circuits and common electrode driving circuits.
Priority Claims (3)
Number |
Date |
Country |
Kind |
9-080540 |
Mar 1997 |
JP |
|
9-080541 |
Mar 1997 |
JP |
|
9-308829 |
Nov 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. patent application Ser. No. 09/194,118, filed Nov. 23, 1998 now U.S. Pat. No. 6,323,596, which is a § 371 of PCT/JP98/01444, filed Mar. 30, 1998.
US Referenced Citations (7)
Foreign Referenced Citations (12)
Number |
Date |
Country |
4621484 |
Jul 1971 |
JP |
5857189 |
Apr 1983 |
JP |
1131598 |
May 1989 |
JP |
2219093 |
Aug 1990 |
JP |
359928 |
Mar 1991 |
JP |
3160488 |
Jul 1991 |
JP |
447639 |
Feb 1992 |
JP |
4274141 |
Sep 1992 |
JP |
7295506 |
Nov 1995 |
JP |
7319423 |
Dec 1995 |
JP |
832904 |
Feb 1996 |
JP |
955166 |
Feb 1997 |
JP |