Claims
- 1. A method for driving a planar display panel in which a pair of a common electrode driven in common and an individual electrode driven individually are provided side by side for each of a plurality of cells, and a voltage pulse is applied to said common electrode to produce luminescence due to discharge on a dielectric layer formed over said common electrode and said individual electrode, said method comprising the steps of:applying a voltage pulse to said individual electrode to reverse the polarity of wall charges accumulated on said dielectric layer, and then applying a voltage pulse to said common electrode so that an electric field of the wall charges caused upon the reversal of the polarity is additionally applied.
- 2. A method for driving a planar display panel according to claim 1, wherein assuming that one sequence is defined by a certain number of voltage pulses applied to said common electrode, said voltage pulse is applied to said individual electrode in units of one or plural sequences.
- 3. A method for driving a planar display panel according to claim 1, wherein the voltage pulse applied to said common electrode functions to start discharge at rising of the voltage pulse as a result of addition of the electric field of said wall charges caused upon the reversal of the polarity, and to produce erase discharge at falling of the voltage pulse with wall charges caused by the started discharge.
- 4. A method for driving a planar display panel according to claim 3, wherein the voltage pulse applied to said common electrode is a composite voltage pulse comprising a first voltage pulse not higher than the discharge starting voltage and a second voltage pulse superposed within a period of said first voltage pulse, said composite voltage pulse having a voltage value not less than the discharge starting voltage.
- 5. A method for driving a planar display panel according to claim 4, wherein erase discharge is produced due to said wall charges at falling of said first voltage pulse.
- 6. A method for driving a planar display panel according to claim 5, further comprising the step of applying the voltage pulse to said individual electrode to stop the discharge after erase discharge has been produced by said composite voltage pulse applied to said common electrode.
- 7. A method for driving a planar display panel according to claim 1, wherein when the voltage pulse is applied to said common electrode to produce discharge, a voltage in a discharge sustaining region is applied to the individual electrode of the display cell in which the discharge is to be sustained, and a voltage in a discharge suppression region is applied to the individual electrode of the display cell in which the discharge is to be stopped.
- 8. A method for driving a planar display panel according to claim 2, wherein assuming that one sequence is defined by a certain number of voltage pulses applied to said common electrode, gradation display is made by applying a voltage in a discharge sustaining region enough to sustain the discharge to the individual electrode corresponding to the number of voltage pulses in one part of one sequence, thereby providing a display sustaining period, and by applying a voltage in a discharge suppression region to stop the discharge to the individual electrode corresponding to the number of voltage pulses in the other part of one sequence, thereby providing a display suppression period.
- 9. A method for driving a planar display panel according to claim 8, wherein the front half of one sequence provides said display sustaining period and the second half of one sequence provides said display suppression period.
- 10. A method for driving a planar display panel according to claim 8, wherein the certain number of voltage pulses applied to said common electrode within one sequence is selected to be not less than the number of gradation steps, and a plural number of voltage pulses are assigned to one gradation step.
Priority Claims (3)
Number |
Date |
Country |
Kind |
9-080540 |
Mar 1997 |
JP |
|
9-080541 |
Mar 1997 |
JP |
|
9-308829 |
Nov 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. patent application Ser. No. 09/194,118, filed Nov. 23, 1998, now U.S. Pat. No. 6,323,596, which is a §371 of PCT/JP98/01444, filed Mar. 30, 1998.
US Referenced Citations (4)
Foreign Referenced Citations (11)
Number |
Date |
Country |
5857189 |
Apr 1983 |
JP |
1131598 |
May 1989 |
JP |
2219093 |
Aug 1990 |
JP |
359928 |
Mar 1991 |
JP |
3160488 |
Jul 1991 |
JP |
447639 |
Feb 1992 |
JP |
4274141 |
Sep 1992 |
JP |
7295506 |
Nov 1995 |
JP |
7319423 |
Dec 1995 |
JP |
832904 |
Feb 1996 |
JP |
955166 |
Feb 1997 |
JP |