Claims
- 1. A planar transformer arrangement to provide isolation between an input signal and an output signal, the planar transformer arrangement comprising:
a planar medium having a first layer, a second layer, and a dielectric interlayer arranged between the first and second layers; at least one meandering primary winding arranged on the first layer of the planar medium, a current flow being induced within the primary winding in accordance with the input signal; at least one meandering secondary winding arranged on the second layer of the planar medium, the primary and secondary windings forming a planar transformer, whereby a voltage is induced across the secondary winding in accordance with the current flow within the primary winding; and a mode elimination arrangement configured to produce a compensated voltage by compensating for a common mode interference on the voltage induced across the secondary winding, the mode elimination arrangement being further configured to generate the output signal in accordance with the compensated voltage; wherein the dielectric interlayer of the planar medium provides a voltage isolation between the primary and secondary windings.
- 2. The planar transformer arrangement according to claim 1, wherein the mode elimination arrangement includes a mode detect winding arranged on one of the first and second layers of the planar medium, the mode elimination arrangement configured to compensate for the common mode interference in accordance with a voltage induced across the mode detect winding by an externally applied magnetic field.
- 3. The planar transformer arrangement according to claim 2, wherein the mode elimination arrangement further includes a summation circuit electrically connected to the mode detect winding, the summation circuit configured to compensate for the common mode interference in accordance with the voltage induced across the secondary winding and the voltage induced across the mode detect winding by the externally applied magnetic field.
- 4. The planar transformer according to claim 1, wherein the at least one meandering primary winding includes a first meandering primary winding and a second meandering primary winding, and the at least one meandering secondary winding includes a first meandering secondary winding and a second meandering secondary winding, the first primary winding and the first secondary winding forming a first planar transformer, the second primary winding and the second secondary winding forming a second planar transformer, a voltage being induced across one of the first and second secondary windings in accordance with the input signal.
- 5. The planar transformer according to claim 4, wherein the mode elimination arrangement includes a differential amplifier arrangement configured to compensate for a common mode interference on the voltage induced across the one of the first and second secondary windings.
- 6. The planar transformer according to claim 5, further comprising:
a first magnetic core arranged in a region of the first and second primary windings; and a second magnetic core arranged in a region of the first and second secondary windings; wherein the magnetic cores are configured to better conduct a magnetic field generated by at least one of the first and second planar transformers.
- 7. The planar transformer according to claim 6, wherein at least one of the magnetic cores includes ferrite.
- 8. The planar transformer according to claim 5, further comprising:
a first metallic shield arranged in a region of the first and second secondary windings, the first metallic shield being electrically connected to a primary ground voltage; and a second metallic shield arranged in a region of the first and second secondary windings, the second metallic shield being electrically connected to a secondary ground voltage.
- 9. The planar transformer according to claim 1, wherein the planar medium is a printed circuit board.
- 10. The planar transformer according to claim 1, wherein the planar medium is an integrated circuit.
- 11. The planar transformer according to claim 10, wherein the first and second layers of the planar medium include first and second metal layers of the integrated circuit.
- 12. A planar transformer arrangement to provide isolation between an input signal and an output signal, the planar transformer arrangement comprising:
a planar medium having a first layer, a second layer, and a dielectric interlayer arranged between the first and second layers; at least one meandering primary winding arranged on the first layer of the planar medium, a current flow being induced within the primary winding in accordance with the input signal; at least one meandering secondary winding arranged on the second layer of the planar medium, the primary and secondary windings forming a planar transformer, whereby a voltage is induced across the secondary winding in accordance with the current flow within the primary winding; and wherein the dielectric interlayer of the planar medium provides a voltage isolation between the primary and secondary windings, and each of the primary and secondary windings includes respective sub-windings connected in anti-series, the sub-windings being configured to cancel a magnetic common mode interference generated by an externally applied magnetic field.
- 13. The planar transformer according to claim 12, wherein the at least one meandering primary winding includes a first meandering primary winding and a second meandering primary winding, and the at least one meandering secondary winding includes a first meandering secondary winding and a second meandering secondary winding, the first primary winding and the first secondary winding forming a first planar transformer, the second primary winding and the second secondary winding forming a second planar transformer, a voltage being induced across one of the first and second secondary windings in accordance with the input signal.
- 14. The planar transformer according to claim 13, further comprising:
a first metallic shield arranged in a region of the first and second secondary windings, the first metallic shield being electrically connected to a primary ground voltage; and a second metallic shield arranged in a region of the first and second secondary windings, the second metallic shield being electrically connected to a secondary ground voltage.
- 15. The planar transformer according to claim 14, wherein at least one of the magnetic cores includes ferrite.
- 16. The planar transformer according to claim 13, further comprising:
a first metallic shield arranged in a region of the first and second secondary windings, the first metallic shield being electrically connected to a primary ground voltage; and a second metallic shield arranged in a region of the first and second secondary windings, the second metallic shield being electrically connected to a secondary ground voltage.
- 17. The planar transformer according to claim 12, wherein the planar medium is a printed circuit board.
- 18. The planar transformer according to claim 12, wherein the planar medium is an integrated circuit.
- 19. The planar transformer according to claim 18, wherein the first and second layers of the planar medium include first and second metal layers of the integrated circuit.
- 20. A method of providing isolation between an input signal and an output signal, the method comprising:
providing a planar transformer arrangement to provide isolation between an input signal and an output signal, the planar transformer arrangement including a planar medium having a first layer, a second layer, and a dielectric interlayer arranged between the first and second layers; at least one meandering primary winding arranged on the first layer of the planar medium, a current flow being induced within the primary winding in accordance with the input signal; at least one meandering secondary winding arranged on the second layer of the planar medium, the primary and secondary windings forming a planar transformer, whereby a voltage is induced across the secondary winding in accordance with the current flow within the primary winding; and a mode elimination arrangement configured to produce a compensated voltage by compensating for a common mode interference on the voltage induced across the secondary winding, the mode elimination arrangement being further configured to generate the output signal in accordance with the compensated voltage; wherein the dielectric interlayer of the planar medium provides a voltage isolation between the primary and secondary windings.
- 21. A mode elimination arrangement for use with a planar transformer arrangement, the planar transformer arrangement including a planar medium having a first layer and a second layer; at least one meandering primary winding arranged on the first layer of the planar medium; and at least one meandering secondary winding arranged on the second layer of the planar medium, the mode elimination arrangement comprising:
a resistor network coupled to at least one of the meandering primary winding and the meandering secondary winding; and a differential amplifier arrangement coupled to the resistor network; wherein the differential amplifier compensates for a common mode interference on a voltage induced across at least one of the meandering primary winding and the meandering secondary winding.
- 22. The mode elimination arrangement according to claim 21, wherein the differential amplifier arrangement includes two differential amplifiers coupled to the resistor network.
RELATED APPLICATIONS
[0001] The present application is based on and claims the benefit of U.S. Provisional Application No. 60/384,724, filed on May 31, 2002, entitled “PLANAR TRANSFORMER AND DIFFERENTIAL STRUCTURE,” and the present application is based on and claims the benefit of U.S. Provisional Application No. 60/420,914, filed on Oct. 23, 2002, entitled “SWITCHING VOLTAGE REGULATOR FOR SWITCH MODE POWER SUPPLY WITH PLANAR TRANSFORMER,” the entire contents of both applications being expressly incorporated herein by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60384724 |
May 2002 |
US |
|
60420914 |
Oct 2002 |
US |