The present invention relates to a plasma display apparatus. To be more precise, preferred embodiments of the present invention provide a plasma display apparatus which has reduced size of a drive control circuit and prevents a malfunction due to noise.
A conventional plasma display apparatus processed an inputted video signal in a signal processing circuit 1 and supplied it to a drive control circuit 2 as shown in
Patent Document 1 indicates a conventional technique of generating a control signal to be supplied to a drive circuit of the plasma display apparatus.
Patent Document 2 indicates a conventional technique of simplifying a control signal of the plasma display apparatus.
Patent Document 1: National Publication of International Patent Application No. 2002-519739
Patent Document 2: Japanese Patent Laid-Open Publication No. 2004-252017
The conventional drive control circuit 2 generated various control signals to be supplied to the X electrode drive circuit 3, Y electrode drive circuit 4, address electrode drive circuit 5 and scan circuit 6, and supplied them to these circuits. As a result of this, the drive control circuit 2 required a large-scale LSI, which required extended development periods. It also required a large number of signal cables and connectors for connecting between substrates for the sake of transmitting the various control signals. Furthermore, in the case where noise was superimposed on the control signal, there was a high possibility that a switch element (such as an output element of a sustain circuit) driven by the control signal might malfunction and go out of order.
The conventional techniques did not give consideration to solutions of problems including a method of preventing the malfunction due to the noise.
An object of the present invention is to provide a plasma display apparatus which has a reduced size of the drive control circuit 2 and also has reduced numbers of pins of cables and connectors and further prevents the malfunction due to noise.
To attain the object, the present invention is a plasma display apparatus including: an X drive control circuit inside an X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit; a Y drive control circuit inside a Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit; an address drive control circuit inside an address electrode drive circuit for generating a control signal to be supplied to the address electrode drive circuit; and a control device for supplying trigger signals and DATA signals to the X drive control circuit, Y drive control circuit and address drive control circuit, wherein an X electrode drive pulse, a Y electrode drive pulse and an address electrode drive pulse to be supplied to the X electrode are formed by performing data processing on the trigger signals and DATA signals outputted by the control device.
It is possible, by using the present invention, to provide a plasma display apparatus which has reduced size of a drive control circuit and also has reduced numbers of pins of signal cables and connectors and further prevents a malfunction due to noise.
Hereunder, embodiments of the present invention will be described by using the drawings.
A circuit shown in
The trigger signals and DATA signals outputted by the MPU 8 are bus signals which are supplied in common to the X drive control circuit 9, Y drive control circuit 10, address drive control circuit 11 and scan drive control circuit 12. A method of individually supplying the trigger signals and DATA signals to each of the circuits is also thinkable as another embodiment.
The trigger signal outputted from the MPU 8 is formed by encoding information on start time of a reset period, start time of an address period and start time of a sustain period. The DATA signal outputted from the MPU 8 is formed by encoding information such as a phase, pulse width and the number of pulses of the control signals to be supplied to the X electrode drive circuit 3, Y electrode drive circuit 4, address electrode drive circuit 5 and scan circuit 6 from the X drive control circuit 9, Y drive control circuit 10, address drive control circuit 11 and scan drive control circuit 12.
The control signals to be supplied to the X electrode drive circuit 3, Y electrode drive circuit 4, address electrode drive circuit 5 and scan circuit 6 are formed by the X drive control circuit 9, Y drive control circuit 10, address drive control circuit 11 and scan drive control circuit 12 based on the trigger signals and DATA signals outputted by the MPU 8.
It is possible to reduce circuit size of a drive control circuit 2 in comparison with a conventional example shown in
Furthermore, it is possible to reduce possibility of a failure due to a malfunction in comparison with the conventional example by providing an error correcting function of the trigger signals and DATA signals outputted by the MPU 8 inside the X drive control circuit 9, Y drive control circuit 10, address drive control circuit 11 and scan drive control circuit 12.
The circuits shown in
Instead of the trigger signals and DATA signals supplied from the MPU 8, other signals having the same information superposed thereon may also be used. The trigger signals and DATA signals may also be synthesized into one signal and used. Furthermore, a clock signal and other signals may also be supplied together in addition to the trigger signals and DATA signals.
Hereunder, configuration examples of the present invention will be described in additional statements.
Additional statements 1 to 10 are corresponding to claims 1 to 10.
A plasma display apparatus including:
a plasma display panel;
an X electrode drive circuit for driving an X electrode of the plasma display panel;
a Y electrode drive circuit for driving a Y electrode of the plasma display panel; and
an address electrode drive circuit for driving an address electrode of the plasma display panel, characterized in that:
the apparatus is provided with:
an X drive control circuit inside the X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit;
a Y drive control circuit inside the Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit;
an address drive control circuit inside the address electrode drive circuit for generating a control signal to be supplied to the address electrode drive circuit; and
an MPU for supplying trigger signals and DATA signals to the X drive control circuit, Y drive control circuit and address drive control circuit, characterized in that:
the X drive control circuit, the Y drive control circuit and the address drive control circuit form an X electrode drive pulse, a Y electrode drive pulse and an address electrode drive pulse to be supplied to the X electrode by performing data processing on the trigger signals and DATA signals outputted by the MPU respectively.
The plasma display apparatus according to the additional statement 1, characterized in that the trigger signals and DATA signals outputted by the MPU are bus signals which are supplied in common to the X drive control circuit, the Y drive control circuit and the address drive control circuit.
A plasma display apparatus including:
a plasma display panel;
an X electrode drive circuit for driving an X electrode of the plasma display panel;
a Y electrode drive circuit for driving a Y electrode of the plasma display panel;
an address electrode drive circuit for driving an address electrode of the plasma display panel; and
a scan circuit for supplying a scan pulse to the Y electrode, characterized in that:
the apparatus is provided with:
an X drive control circuit inside the X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit;
a Y drive control circuit inside the Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit;
an address drive control circuit inside the address electrode drive circuit for generating a control signal to be supplied to the address electrode drive circuit;
a scan drive control circuit inside the scan circuit for generating a control signal to be supplied to the scan circuit; and
an MPU for supplying trigger signals and DATA signals to the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit, and
the X drive control circuit, the Y drive control circuit, the address drive control circuit and the scan drive control circuit form an X electrode drive pulse, a Y electrode drive pulse, an address electrode drive pulse and a scan pulse to be supplied to the X electrode by performing data processing on the trigger signals and DATA signals outputted by the MPU respectively.
The plasma display apparatus according to the additional statement 3, characterized in that the trigger signals and DATA signals outputted by the MPU are bus signals which are supplied in common to the X drive control circuit, the Y drive control circuit, the address drive control circuit and the scan drive control circuit.
A plasma display apparatus including:
a plasma display panel;
an X electrode drive circuit for driving an X electrode of the plasma display panel;
a Y electrode drive circuit for driving a Y electrode of the plasma display panel;
an address electrode drive circuit for driving an address electrode of the plasma display panel; and
a signal processing circuit for processing an inputted video signal, characterized in that:
the apparatus is provided with:
an X drive control circuit inside the X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit;
a Y drive control circuit inside the Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit;
an address drive control circuit inside the address electrode drive circuit for generating a control signal to be supplied to the address electrode drive circuit; and
an MPU for supplying trigger signals and DATA signals to the X drive control circuit, Y drive control circuit and address drive control circuit, and
an output signal of the signal processing circuit is supplied to the address drive control circuit,
the X drive control circuit and the Y drive control circuit form an X electrode drive pulse and a Y electrode drive pulse to be supplied to the X electrode by performing data processing on the trigger signals and DATA signals outputted by the MPU respectively, and
the address drive control circuit forms an address electrode drive pulse by performing data processing on the trigger signals and DATA signals outputted by the MPU and the output signal of the signal processing circuit.
The plasma display apparatus according to the additional statement 5, characterized in that the trigger signals and DATA signals outputted by the MPU are bus signals which are supplied in common to the X drive control circuit, the Y drive control circuit and the address drive control circuit.
A plasma display apparatus including:
a plasma display panel;
an X electrode drive circuit for driving an X electrode of the plasma display panel;
a Y electrode drive circuit for driving a Y electrode of the plasma display panel;
an address electrode drive circuit for driving an address electrode of the plasma display panel;
a scan circuit for supplying a scan pulse to the Y electrode; and
a signal processing circuit for processing an inputted video signal, characterized in that:
the apparatus is provided with:
an X drive control circuit inside the X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit;
a Y drive control circuit inside the Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit;
an address drive control circuit inside the address electrode drive circuit for generating a control signal to be supplied to the address electrode drive circuit; and
a scan drive control circuit inside the scan circuit for generating a control signal to be supplied to the scan circuit; and
an MPU for supplying trigger signals and DATA signals to the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit, and
an output signal of the signal processing circuit is supplied to the address drive control circuit,
the X drive control circuit, the Y drive control circuit and the scan drive control circuit form an X electrode drive pulse, a Y electrode drive pulse and scan pulse to be supplied to the X electrode by performing data processing on the trigger signals and DATA signals outputted by the MPU respectively, and
the address drive control circuit forms an address electrode drive pulse by performing data processing on the trigger signals and DATA signals outputted by the MPU and the output signal of the signal processing circuit.
The plasma display apparatus according to the additional statement 7, characterized in that the trigger signals and DATA signals outputted by the MPU are bus signals which are supplied in common to the X drive control circuit, the Y drive control circuit, the address drive control circuit and the scan drive control circuit.
A plasma display apparatus including:
a plasma display panel; and
a Y electrode drive circuit for driving an X electrode of the plasma display panel, characterized in that:
the apparatus is provided with:
an X drive control circuit inside the X electrode drive circuit for generating a control signal to be supplied to the X electrode drive circuit;
a Y drive control circuit inside the Y electrode drive circuit for generating a control signal to be supplied to the Y electrode drive circuit; and
an MPU for supplying information necessary for pulse formation to the X drive control circuit and Y drive control circuit, and
the X drive control circuit and the Y drive control circuit form an X electrode drive pulse and a Y electrode drive pulse to be supplied to the X electrode by performing data processing on output information of the MPU respectively.
The plasma display apparatus according to the additional statement 9, characterized in that the information necessary for pulse formation outputted by the MPU is a bus signal which is supplied in common to the X drive control circuit and the Y drive control circuit.
The plasma display apparatus according to the additional statement 1, characterized in that:
clock signals and DATA signals are used instead of the trigger signals and DATA signals; and
information such as a phase of a pulse and pulse width outputted from the X drive control circuit, Y drive control circuit, address drive control circuit and the like is encoded and superimposed on the DATA signal.
The plasma display apparatus according to the additional statement 1, characterized in that, instead of the MPU, a logic circuit having an equivalent function is used.
The plasma display apparatus according to the additional statement 2, characterized in that the bus signals are configured by using clock signals and DATA signals.
The plasma display apparatus according to the additional statement 13, characterized in that the bus signals are configured by using a I2C bus.
The plasma display apparatus according to the additional statement 1, characterized in that the X drive control circuit and Y drive control circuit are formed inside a pre-drive circuit for forming a drive pulse to be supplied to output elements of a sustain circuit of the plasma display apparatus.
The plasma display apparatus according to the additional statement 15, characterized in that the pre-drive circuit is configured by using:
a data processing circuit for reading information such as a phase and pulse width of a drive pulse supplied to output elements of a sustain circuit from the trigger signals and DATA signals (or clock signals and DATA signals) outputted from the MPU (or a logic circuit having an equivalent function);
a signal generating circuit for generating a control signal based on an output signal from the data processing circuit; and
an amplifier circuit for amplifying the output signal of the signal generating circuit.
The plasma display apparatus according to the additional statement 16, characterized in that the signal generating circuit is configured by using a counter.
The plasma display apparatus according to the additional statement 17, characterized in that the counter starts or stops countup or countdown based on the information such as a phase and pulse width of a drive pulse outputted from the data processing circuit.
The plasma display apparatus according to the additional statement 3, characterized by having an error correcting function of correcting an error of a signal from the MPU (or a logic circuit having an equivalent function) to be inputted to one of the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit.
The plasma display apparatus according to the additional statement 3, characterized in that, in the absence of part or all of signals from the MPU (or a logic circuit having an equivalent function) to be inputted to one of the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit, a part (or all) of signals outputted from the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit is set in a nonactive state (state of turning off output elements and the like).
The plasma display apparatus according to the additional statement 3, characterized in that, in the absence of a part of signals from the MPU (or a logic circuit having an equivalent function) to be inputted to the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit or in the case of being unable to normally read it due to noise or the like being superimposed, part (or all) of signals outputted from the X drive control circuit, Y drive control circuit, address drive control circuit and scan drive control circuit is set in a nonactive state (state of turning off output elements and the like).
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP05/14348 | 8/4/2005 | WO | 00 | 6/6/2007 |