1. Field of the Invention
Embodiments of the present invention relate to a plasma display device and a driving method thereof. More specifically, embodiments of the present invention relate to a plasma display device that may compensate for wall charge decay during an address period.
2. Description of the Related Art
Generally, a plasma display device uses an ADS (Address and Display period Separated) driving method, in which one frame is divided into a plurality of subfields. Each subfield typically includes a reset period, an address period, and a sustain period.
During the reset period, wall charges formed in a prior period are relocated to perform an address discharge stably. During the address period, wall charges for sustain discharge are generated by the address discharge occurring in discharge cells to be turned on. Generally, during the address period, a bias pulse is supplied to sustain electrodes, a scan pulse is sequentially to the scan electrodes, and an address pulse is supplied to the address electrodes to perform address discharge in discharge cells to be turned on, thereby generating wall charges for use in the sustain period.
During the sustain period, an image is displayed on the plasma display panel using the wall charges generated in the address period.
As the number of scan electrodes in the plasma display device increases, time between completion of the reset period to the supply of the scan pulse to later scan electrodes increases. Accordingly, wall charges may decay during the address period, which may result in erroneous address discharge and/or sustain discharge.
Embodiments of the present invention are therefore directed to a plasma display device and a driving method thereof, which substantially overcome one or more of the problems and disadvantages of the related art.
It is a feature of an embodiment to provide a plasma display device and a driving method thereof to maintain adequate wall charges during the address period across a plurality of scan electrode groups to reduce or prevent address discharge from occurring at a low discharge.
It is another feature of an embodiment to provide a plasma display device and a driving method thereof to maintain adequate wall charges realized in the address period across a plurality of scan electrode groups for use in the sustain period.
It is yet another feature of an embodiment to provide a plasma display device and a driving method thereof to supply driving waveforms to each group in a plurality of scan electrode groups using the same driving circuit.
At least one of the above and other features and advantages may be realized by providing a driving method of a plasma display device including a plurality of first electrodes divided into a plurality of groups including first and second groups, a plurality of second electrodes, and a plurality of third electrodes that intersect the plurality of first and second electrodes, the method including dividing one frame into a plurality of subfields, each subfield including a reset period, an address period and a sustain period so as to be driven by a time division method, supplying a scan pulse and a scan reference voltage to the first group during a first address period in the address period, supplying a compensation pulse to at least one of the first and second groups during an address compensation period in the address period, and supplying the scan pulse and the scan reference voltage to the second group during a second address period in the address period.
Supplying the compensation pulse may include supplying first and second compensation pulses to the first and second groups, respectively. The first compensation pulse may have a first voltage higher than the scan reference voltage, and the second compensation pulse may have a second voltage higher than the scan reference voltage. The scan pulse may have a third voltage lower than the scan reference voltage.
The first compensation pulse may have a fifth voltage that gradually increases from the first voltage up to a sum of the first voltage and a fourth voltage.
The second compensation pulse may have a sixth voltage that gradually increases from the second voltage up to a sum of the second voltage and the fourth voltage.
The first and second compensation pulses may be simultaneously or sequentially supplied to the first and second groups, respectively.
A voltage level of the first compensation pulse supplied to the first group may be sequentially lowered. A voltage level of the second compensation pulse supplied to the first group may be sequentially raised.
The first compensation pulse may have a voltage sufficient to maintain wall charges in the first group during the second address period. The second compensation pulse may have a voltage sufficient to restore wall charges in the second group after the first address period.
At least one of the above and other features and advantages may be realized by providing a plasma display panel having a plurality of first electrodes divided by a plurality of groups including first and second groups, a plurality of second electrodes, and a plurality of third electrodes intersecting the plurality of first and second electrodes, a controller configured to divide one frame into a plurality of subfields, each subfield including a reset period, an address period, and a sustain period, and a driver configured to supply a scan pulse and a scan reference voltage to the first and second groups, respectively, and to supply a compensation pulse to at least one the first and second groups during the address period.
The driver may be configured to supply first and second compensation pulses to the first and second groups, respectively.
The driver may include a scan switch circuit unit including first and second scan switches configured to sequentially supply the scan pulse, a first voltage supplier including a first power source configured to supply a first voltage, and a first switch having a first terminal connected to the first power source and a second terminal connected to the scan switch circuit unit, a second voltage supplier including a second power source configured to supply a second voltage higher than the first voltage, and a scan capacitor having a first terminal connected to the second power source and to the first scan switch, and a second terminal connected to the second scan switch, and a third voltage supplier including a third power source configured to supply a third voltage lower than the first voltage, and a second switch having a first terminal connected to the third power supplier and a second terminal connected to the switch circuit unit, wherein the first compensation pulse is supplied to the first group by turning on the first switch and the second scan switch, and the second compensation pulse is supplied to the second group by turning on the first switch and the first scan switch.
The driver may be configured to supply the scan reference voltage by turning on the second switch and the first scan switch, and supply the scan pulse by turning on the second switch and the second scan switch.
The driver may further increase a rising voltage supplier including a fourth power source configured to supply a fourth voltage, and a third switch having a first terminal connected to the fourth power source and a second terminal connected to the scan switch circuit unit, wherein the first compensation pulse is supplied by turning on the first switch, the second scan switch and the third switch, and the second compensation pulse is supplied by turning on the first switch, the first scan switch and the second switch. The rising voltage supplier may include a ramp circuit configured to gradually increase from a starting voltage to a sum of the starting voltage and the fourth voltage.
The driver may be configured to supply the compensation pulse to the first group, the compensation pulse having a voltage sufficient to maintain wall charges in the first group during the second address period. The driver may be configured to supply the compensation pulse to the second group, the compensation pulse having a voltage sufficient to restore wall charges in the second group after the first address period.
The above and other features and advantages will become more apparent to those of ordinary skill in the art by describing in detail exemplary embodiments thereof with reference to the attached drawings, in which:
Korean Patent Application No. 10-2007-0021765, filed on Mar. 6, 2007, in the Korean Intellectual Property Office, and entitled: “Plasma Display Device and Driving Method Thereof,” is incorporated by reference herein in its entirety.
Hereinafter, embodiments will be described in detail with reference to the accompanying drawing figures. The aspects and features, and methods for achieving the aspects and features, will be apparent by referring to the embodiments to be described in detail with reference to the accompanying diagrams. However, the embodiments are not limited to those disclosed hereinafter, but may be implemented in diverse forms. The matters defined in the description, such as the detailed construction and elements, are nothing but specific details provided to assist those of ordinary skill in the art in a comprehensive understanding of the embodiments, which are only defined within the scope of the appended claims.
Throughout the description, the same reference numerals may be used for the same elements across various drawing figures.
As used herein, wall charges refer to charges generated closely to each electrode on the wall of a cell (for example, dielectric layers). Although these wall charges are not actually in contact with the electrode itself, wall charges are indicated as being “generated,” “accumulated” or “piled up.” Also, wall voltage refers to a potential difference generated on the wall of a discharge cell by wall charges.
First, a plasma display according to an exemplary embodiment of the present invention will be explained.
The PDP 100 may include a plurality of first electrodes (Y1-Yn), a plurality of second electrodes (X1-Xn), and a plurality of third electrodes (A1-An). The first electrodes (Y1-Yn) may be alternately arranged with the second electrodes (X1-Xn), and the third electrodes (A1-An) may intersect the first electrodes (Y1-Yn) and the second electrodes (X1-Xn). A discharge cell 12 of the PDP 100 may be defined where the first electrodes (Y1-Yn), the second electrodes (X1-Xn), and the third electrodes (A1-An) intersect.
The first electrodes (Y1-Yn) may be divided into a plurality of groups including a first group (YG1) and a second group (YG2). The first group (YG1) may include first electrodes (Y1-Yn/2) in an upper part of the PDP 100. The second group (YG2) may include first electrodes (Yn/2+1-Yn) in a lower part of the PDP 100. However, the division of the first electrodes (Y1-Yn) is not limited thereto. For example, the first group (YG1) may include odd numbered first electrodes, and the second group (YG2) may include even numbered first electrodes. The structure of the PDP 100 according to embodiments is not limited thereto, and embodiments as explained below may also be applied to PDPs having other structures.
The controller 200 may receive an external image signal, generate a plurality of control signals (SY, SX, SA) to drive the first electrodes (Y1-Yn), the second electrodes (X1-Xn), and the third electrodes (A1-An), respectively, and may provide the generated control signals to each driver 300, 400, and 500. The controller 200 may divide one frame into a plurality of subfields having a weight value, and may divide each subfield into a reset period, an address period and a sustain period.
The driver 300 may include a driving circuit configured to receive a address control signal (SA) from the controller 200 and provide a driving waveform to the third electrodes (A1-An). The driver 400 may include a driving circuit configured to receive a scan control signal (SY) from the controller 200 and provide a driving waveform to the first electrodes (Y1-Yn). The driver 500 may include a driving circuit configured to receive a sustain control signal (SX) from the controller 200 and provide a driving waveform to the second electrodes (X1-Xn).
Referring to
The scan switch circuit unit 410 may include first and second scan switches (SCH, SCL) to select the scan pulse applied to Y electrodes at the first terminal of the panel capacitor Cp during the address period. A common node between the first and second scan switches (SCH, SCL) may be connected to Y electrodes through the first terminal of panel capacitor Cp. The ground voltage supplier 420 may include a ground source (GND), and a switch (Yg) having a first terminal connected to the ground source (GND) and a second terminal connected to the scan switch circuit unit 410.
The scan high-voltage supplier 430 may include a high power source (VscH), and a scan capacitor (Csc) having a first terminal connected to the first scan switch (SCH) and a second terminal connected to the second scan switch (SCL) to store the voltage. A diode (Dsc) may be connected between the power source (VscH) and the scan capacitor (Csc) to prevent current from flowing in the opposite direction. The scan low-voltage supplier 440 may include a low power source (VscL), and a switch (YscL) having a first terminal connected to the low power source (VscL) and a second terminal connected to the scan switch circuit unit 410. The scan high-voltage supplier 430 and the scan low-voltage supplier 440 together may supply a scan reference voltage (VscL+VscH) and a scan pulse VscL to Y electrodes during the address period.
The rising voltage supplier 450 may include a power source (Vset), and a switch (Yrr) having a first terminal connected to the power source (Vset) and a second terminal connected to the scan switch circuit unit 410. A diode (Dset) may be connected between the power source (Vset) and the switch (Yrr) to prevent current from flowing in the opposite direction. Although not shown in the drawings, the rising voltage supplier 450 may additionally include a driving circuit to gradually increase the voltage.
A short-circuit preventing switch (Yrp) may be included to prevent the short-circuit current from flowing between the ground voltage supplier 420 and scan low-voltage supplier 440.
Hereafter, a driving method of the plasma display device according to a first exemplary embodiment of the present invention will be explained in detail. To aid the understanding of the embodiments, the first electrodes (Y1-Yn), the second electrodes (X1-Xn), and the third electrodes (A1-An) will be explained as “Y electrodes”, “X electrodes” and “A electrodes”, respectively.
The reset period (PR) is a period for rearranging wall charges of the discharge cells, and may include including a reset rising period (PR1) and a reset falling period (PR2). During the reset rising period (PR1), the reset rising pulse may increase from a sustain voltage Vs to the voltage level Vset is supplied to Y electrodes form the rising voltage supplier 450, while X and A electrodes are maintained at a ground voltage. Accordingly, negative wall charges accumulate at Y electrodes as the reset discharge is performed, while positive wall charges accumulate at the X and A electrodes. During the reset falling period (PR2), the pulse may decrease from the sustain voltage Vs to a near-firing voltage Vnf, while the X and A electrodes are maintained at a bias voltage Vb and the ground voltage, respectively. Accordingly, reset discharge is performed in the discharge cells, erasing negative wall charges accumulated at Y electrodes and positive wall charges accumulated at the X and A electrodes. Thus, when the reset period (PR) is complete, wall charges are properly rearranged to allow address discharge to be accurately performed.
Next, the address period (PA) selects on-cells from among the discharge cells. The address period (PA) may include a first address period (PA1), a compensation period (PAS), and a second address period (PA2). During the first address period (PA1), the scan pulse may be sequentially supplied to the first group (YG1). During the compensation address period (PAS), first and second compensation pulses may be supplied to the first and second groups (YG1,YG2), respectively. During the second address period (PA2), scan pulses may be sequentially supplied to the second group (YG2).
In detail, during the first address period (PA1), a scan pulse may be sequentially supplied from the scan low-voltage supplier 420 to the first group (YG1) while X electrodes are kept at the bias voltage Vb and the address voltage Va is supplied to A electrodes. The scan pulse may have a low scan voltage VscL of a negative polarity, and the address pulse may have an address voltage Va voltage of a positive polarity. Accordingly, in selected discharge cells in the first group (YG1), i.e., cells receiving the scan pulse VscL, address discharge is performed by adding the wall voltage due to the wall charges generated at the completion of the reset period (PR) to the electric potential difference (Va−VscL) between the first group (YG1) and the A electrodes. Thus, wall charges for use in realizing the sustain discharge may be generated in the selected discharge cells in the first group (YG1). When the scan pulse is not provided, the scan reference voltage (VscL+VscH) is supplied from the scan high-voltage suppler 430 and the scan low-voltage supplier 420 to the first group (YG1), such that address discharge does not occur.
Similarly, during the second address period (PA2), the scan pulse may be sequentially supplied from the scan low-voltage supplier 420 to the second group (YG2) while X electrodes are kept at the bias voltage Vb and the address voltage Va is supplied to A electrodes. The scan pulse and the address pulse in the second address period (PA2) may have the same voltage level as the scan pulse and the address pulse of the first address period (PA1). Accordingly, at a discharge cell in the second group (YG2), the address discharge is performed by adding the wall voltage due to the wall charges generated at completion of the reset period (PR) to the voltage generated by the second group (YG2) and A electrodes. Thus, wall charges for realizing sustain discharge during the sustain period (PS) may be generated in selected discharge cell in the second group (YG2) by address discharge.
Since address discharge of discharge cells in the first group (YG1) is performed first, followed by address discharge of discharge cells in the second group (YG2), inaccurate address discharge may be performed in the second group (YG2). For example, during address discharge in discharge cells in the second group (YG2), wall charge states may vary and decrease compared with a wall charge state immediately after completion of the reset period (PR), since time for the first address period (PA1) has passed.
To reduce or prevent the above problem, the first compensation pulse and the second compensation pulse may be simultaneously supplied to the first group (YG1) and the second group (YG2), respectively, during the address compensation period (PAS) to compensate for altered wall charges. Thus, wall charges of the discharge cells in the second group (YG2) may be provided at the same state as that at the completion of the reset period (PR) due to the second compensation pulse, thereby allowing the address discharge to be correctly performed. The discharge cells in the first group (YG1) may maintain a stable wall charge state during the second address period (PA2) due to the first compensation pulse.
While both the first compensation pulse and the second compensation pulse are simultaneously supplied to the first group (YG1) and the second group (YG2), respectively, in
The first compensation pulse may have a suitable voltage level to maintain a stable wall charge state of the discharge cells in the first group (YG1) during the second address period (PA2). Thus, the first compensation pulse may have a higher voltage level than the scan reference voltage (VscL+VscH). However, more wall charges may be produced than required when the voltage level of the first compensation pulse is higher than the sustain voltage (Vs), which may result in a mis-discharge during the address period (PA). Therefore, the first compensation pulse may have a voltage higher than the scan reference voltage (VscL+VscH) but lower than the sustain voltage Vs. For example, as illustrated in
The second compensation pulse may have a suitable voltage level to keep the same wall charge state as that at completion of the reset period (PR) in order to perform accurate address discharge in the discharge cells in the second group (YG2). Thus, the second compensation pulse may have a higher voltage level than the scan reference voltage (VscL+VscH). For example, as illustrated in
The first compensation pulse and the second compensation pulse may be supplied to each Y electrode within the group at the same voltage level in accordance with embodiments. However, the first compensation pulse and the second compensation pulse may supply a different voltage level stepwise to each Y electrode, or subset thereof, with in the Y electrode groups. For example, the voltage level of the first compensation pulse supplied to the first Y electrode in the first group (YG1) may be highest, and maybe sequentially decreased, e.g., stepwise, to last Y electrode in the first group (YG1). Also, the voltage level supplied to the first Y electrode in the second group (YG2) may be lowest, and may be sequentially increased, e.g., stepwise, to the last Y electrode in the first group (YG2). Thus, each group may compensate for changes in wall charge states due to time differences in relative address discharge timing by controlling the voltage level.
During the sustain period (PS), the sustain pulse having the sustain voltage Vs is supplied to Y and X electrodes, and the ground voltage is supplied to A electrodes. The number of the sustain pulses may be determined in proportion to gray level weight of the corresponding subfield (SF). Accordingly, the sustain discharge is performed due to the voltage difference (Vs) between Y and X electrodes, and the wall voltage resulting from wall charges generated in the address period (PA), so that the image is displayed on the PDP 100.
Referring to
The first path {circle around (1)} supplies the scan reference voltage (VscL+VscH) to the first group (YG1). To form the first path {circle around (1)}, the switch (YscL) of the scan low-voltage supplier 440 and the first scan switch (SCH) are turned on. Accordingly, the voltage VscL is charged across the scan capacitor Csc, and the scan reference voltage (VscL+VscH) is supplied to the first group (YG1) through the first path {circle around (1)}.
The second path {circle around (2)} supplies the scan pulse to the discharge cell containing the first group (YG1) to generate address discharge. To form the second path {circle around (2)}, the switch (YscL) of the scan low-voltage supplier 440 and the second scan switch (SCL) are turned on. Thus, the scan pulse having VscL voltage is supplied to the first group (YG1) through the second path {circle around (2)}.
The third path {circle around (3)} supplies the first compensation pulse to the first group (YG1). To form the third path {circle around (3)}, the switch (Yg) of the ground voltage supplier 420, the short-circuit preventing switch (Yrp) and the second scan switch (SCL) are turned on. Thus, the first compensation pulse having the ground voltage is supplied to the first group (YG1) through the third path {circle around (3)}.
The fourth path {circle around (4)} supplies the scan reference voltage (VscL+VscH) to the second group (YG2). The fourth path {circle around (4)} is formed in the same manner as the first path {circle around (1)} that supplies the scan reference voltage (VscL+VscH) to the first group (YG1).
The fifth path {circle around (5)} supplies the scan pulse to the discharge cell containing the second group (YG2) to generate the address discharge. The fifth path {circle around (5)} is formed in the same manner as the second path {circle around (2)} that supplies the scan pulse to the first group (YG1).
The sixth path {circle around (6)} supplies the second compensation pulse to the second group (YG2). To form the sixth path {circle around (6)}, the switch (Yg) of the ground voltage supplier 420, the short-circuit preventing switch (Yrp), and the first scan switch (SCH) are turned on. Accordingly, VscH voltage is charged across the scan capacitor (Csc). Thus, the second compensation pulse, which may be up to as much as VscH voltage above the ground voltage, is supplied to the second group (YG2) through the sixth path {circle around (6)}.
Referring to
During the address ramping compensation period (PAS′), first and second ramping compensation pulses may be supplied to the first (YG1) group and the second group (YG2), respectively. The first ramping compensation pulse may have a voltage increasing from the ground voltage up to the Vset voltage. The second ramping compensation pulse may have a voltage increasing from a voltage VscH by up to the voltage Vset, i.e., (VscH+Vset).
In the exemplary embodiment of
Referring to
The X path (X) supplies the first ramping compensation pulse to the first group (YG1). The X path (X) is formed by turning-on the switch (Yrr) of the rising voltage supplier 450 while the ground voltage is supplied through the third path {circle around (3)}. Accordingly, the first ramping compensation pulse rising from the ground voltage to the voltage Vset is supplied to the first group (YG1) through the third path {circle around (3)} and the X path (X).
The Y path (Y) supplies the second compensation pulse having the rising voltage of a lamp type to the second group (Y62). The Y path (Y) is formed by turning-on the switch (Yrr) of rising voltage supplier 450 while the voltage VscH is supplied through the sixth path {circle around (6)}. Accordingly, the second ramping compensation pulse rising from VscH voltage to Vset voltage, i.e., VscH+Vset, is supplied to the second group (YG2) through the sixth path {circle around (6)} and the Y path (Y).
As described above, first and second compensation pulses may be supplied to the first group (YG1) and the second group (YG2), respectively, using the same driving circuit, i.e., without the need to use different driving circuits, according exemplary embodiments of the present invention. Therefore, separate driving circuits for each group of Y electrodes divided into a plurality of groups are not needed. Embodiments may also further eliminate the need for additional power source(s) and/or circuit element(s) to supply the first and second compensation pulses.
Although the Y electrodes are explained as being divided into two groups in embodiments, the Y electrodes may be divided into more than two groups and still employ the driving method of embodiments. According to embodiments described above, compensation pulses may be supplied to each group during the address period between driving of respective groups.
As described above, the plasma display device and driving method according to embodiments may realize the following effects.
First, during the address period, a compensation pulse may be supplied to a group to be subsequently addressed to maintain adequate wall charges to reduce or prevent address discharge from occurring at a low discharge. Second, during the address period, a compensation pulse may be supplied to a previously addressed group to maintain adequate wall charges for sustain discharge. Third, additional driving circuits may not be needed to supply driving waveforms to each group, since the same driving circuit may be used to supply driving waveforms to the plurality of Y electrode groups.
Exemplary embodiments of the present invention have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. Accordingly, it will be understood by those of ordinary skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2007-0021765 | Mar 2007 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20040012547 | Lee | Jan 2004 | A1 |
20050168406 | Lee et al. | Aug 2005 | A1 |
20050190120 | Yoo | Sep 2005 | A1 |
20070080902 | Kim et al. | Apr 2007 | A1 |
20070109222 | Yoon | May 2007 | A1 |
20070222706 | Tachibana et al. | Sep 2007 | A1 |
Number | Date | Country |
---|---|---|
2001-272949 | Oct 2001 | JP |
2005-249949 | Sep 2005 | JP |
10 2001-0035881 | May 2001 | KR |
10-2005-0051043 | Jun 2005 | KR |
10 2005-0087327 | Aug 2005 | KR |
10-2006-0007688 | Jan 2006 | KR |
10 2006-0041594 | May 2006 | KR |
Number | Date | Country | |
---|---|---|---|
20080218445 A1 | Sep 2008 | US |