This application makes reference to, incorporates the same herein, and claims all benefits accruing under 35 U.S.C. §119 from an application for PLASMA DISPLAY PANEL AND METHOD OF MANUFACTURING THE SAME earlier filed in the Korean Intellectual Property Office on 8 Sep. 2003 and there duly assigned Serial No. 2003-62549.
1. Field of the Invention
The present invention relates to a plasma display panel and a method of manufacturing the same, and more particularly, to a plasma display panel having improved chromaticity and improved contrast, the improved contrast brought about by reducing an external reflectance, and a method of manufacturing the same.
2. Description of the Related Art
A plasma display panel generates images by exciting phosphor layers formed in a predetermined pattern in a closed space filled with a discharge gas. The phosphor layers are excited by ultraviolet light generated by glow discharge between two electrodes receiving a predetermined voltage.
According to a driving method, the plasma display panel (PDP) can be classified into three types, a direct current type, an alternate current type, and a mixed type. According to the electrodes, a plasma display panels (PDP) can be classified two types, a two-electrode PDP where two electrodes is the minimum number of electrodes for discharging, and a three-electrode PDP. The direct current type PDP has an auxiliary electrode for inducing an auxiliary discharge, and the alternate current type PDP has address electrodes for improving an address speed by distinguishing a addressing discharge form a sustaining discharge.
Also, according to the disposition of electrode structure for discharging, the alternate current type PDP can further be classified into two types, a facing type electrode structure and a surface discharge type electrode structure. In the case of the facing type electrode structure, one sustain electrode for generating a discharge is disposed on the front substrate and the other sustain electrode is disposed on the rear substrate, and the discharge occurs in a vertical direction in the panel. In the case of the surface discharge type electrode structure, two electrodes are disposed on a substrate, and the discharge occurs on the same plane on the substrate.
A discharge gas is filled in the plasma display panel. Generally, the discharge gas is a column eight inert noble gas such as He, Xe, Ne, etc. When Ne is used as a discharge gas, Ne prevents accelerated gas ions from colliding and damaging a dielectric layer or a phosphor layer. However, because the Ne gas generates a visible orange color and thus reduces the chromaticity during discharging, a corresponding color filter layer can be formed in the discharging space to solve this problem.
Other matters to be considered are the problems of reflection brightness and contrast of the panel based on the intensity of the reflected external light. In order to minimize these problems, a design that reduces the intensity of external light that is reflected can be built into the display. Such a design could include a black stripe disposed between the bus electrodes in non-discharge regions that serves to reduce the intensity of the reflected light thereby improving image contrast.
A plasma display panel using a color filter layer and a black stripe is disclosed in Japanese Laid-Open Publication No. 1998-116562, and Japanese Patent Laid-Open publication No. 2003-31134. In such displays, the color filter layer and the black stripe are formed by a screen printing method or a photosensitive paste method by a photo etching process. The screen printing method has a drawback in that it can not be applied to a fine pitch (or high definition) plasma display panel. Also the photosensitive paste method requires expensive equipment and a very complicated process, thereby increasing manufacturing cost.
It is therefore an object of the present invention to provide an improved design for a plasma display panel.
It is also an object of the present invention to provide a method for making the novel and improved plasma display panel.
It is further an object of the present invention to present a design for a plasma display panel that has improved chromaticity and improved contrast while being a fine pitch (or high definition), high density plasma display.
It is further an object of the present invention to provide a method for making the plasma display panel where manufacturing costs are minimized while producing a display with improved chromaticity and improved image contrast with fine pitch and high density.
These and other objects can be achieved by a plasma display panel having a front dielectric layer sandwiched between a rear substrate and a front substrate, the front dielectric layer having a lattice dielectric layer and colored dielectric layer on a dielectric film. The front substrate has sustain electrodes disposed a predetermined distance apart from each other, the front dielectric layer that covers the sustain electrodes. The colored dielectric layers are made of a different material for each discharging spaces of red, green, and blue color. The colored dielectric layers are disposed corresponding to discharging spaces of red, green, and blue color respectively. Lattice dielectric layers are also employed to improve contrast. The display is fine pitch or high definition with the width of the colored dielectric layers being about 130 to 160 microns and the width of the lattice dielectric layers being 50 to 70 microns. The display further includes a rear substrate on which address electrodes are formed in a direction to orthogonal to the sustain electrodes, the address electrodes formed on a side of the rear substrate that faces the front substrate. The rear substrate has a rear dielectric layer that cover the address electrodes. Partition walls are formed on the rear dielectric layer. The partition walls include phosphor layers. The partition walls define discharging spaces of red, green, and blue colors between the front substrate and the rear substrate.
The present invention also provides a method of manufacturing the above plasma display panel. The method includes preparing a dielectric film and a compression tool on which a predetermined pressing part is formed on a surface facing the dielectric film, forming colored dielectric grooves and lattice dielectric grooves corresponding to the discharging spaces by pressing and separating the compression tool and the dielectric film. Then, lattice dielectric material and colored dielectric material is filled in the lattice dielectric grooves and the colored dielectric grooves respectively forming the lattice dielectric layers and the colored dielectric layers respectively. Then, the completed front dielectric layer with the dielectric film, the lattice dielectric layers and the colored dielectric layers are laminated or attached to the front substrate to cover the sustain electrodes formed on the front substrate. Colored dielectric layers improve the chromaticity of the display and the lattice dielectric layers improve the contrast of the display.
A more complete appreciation of the invention, and many of the attendant advantages thereof, will be readily apparent as the same becomes better understood by reference to the following detailed description when considered in conjunction with the accompanying drawings in which like reference symbols indicate the same or similar components, wherein:
Turning now to the figures,
Front portion 104 also includes bus electrodes 113 which are parallel to the sustain electrodes 112 and have a narrower width than that of the sustain electrodes 112 for reducing a line resistance. Bus electrodes 113 are formed on each lower surface of the sustain electrodes 112. Here, the bus electrodes 113 can be formed of a metal having a high conductivity, such as a material containing Ag paste as the main component. It is also within the scope of the present invention to omit the bus electrodes.
The sustain electrodes 112 and the bus electrodes 113 are covered by a front dielectric layer 114 according to the present invention. The front dielectric layer 114 has a dielectric film 140 on which lattice dielectric layers 141 and colored dielectric layers 142 are formed. A separation wall 143 may separate the colored dielectric layers 142 from the lattice dielectric layers 141. A protective layer 115 such as an MgO layer is further formed on a lower surface of dielectric film 140 on a surface opposite to that of lattice dielectric layers 141 and colored dielectric layers 142. Further details of the front dielectric layer 114 will be described later.
Rear portion 154 is formed on an opposite side of front dielectric layer 114 than front portion 104. Rear portion 154 is made up of a rear substrate 121 having a plurality of address electrodes 122 formed on the rear substrate 121. The address electrodes 122 are formed parallel to each other in stripes. These address electrodes 122 are orthogonal to the bus electrodes 113. The address electrodes 122 are spaced apart from each other by a predetermined distance, but the configuration of the address electrodes 122 is not limited thereto. On top of the rear substrate 121 containing the patterned address electrodes 122 is a rear dielectric layer 123. Rear dielectric layer 123 is formed on a side of the rear substrate 121 that faces the front dielectric layer 114 and front portion 104.
Partition walls 124 are formed on top of the rear dielectric layer 123. Partition walls 124 are formed in a striped pattern and each stripe is spaced apart a predetermined distance from each other. The partition walls 124 define discharging spaces 130 between the front substrate 111 and the rear substrate 121. The partition walls 124 have a predetermined height and width, and are formed in parallel to the address electrodes 122. Each stripe of address electrode 122 is formed between two adjacent stripes of partition walls 124 and vice versa. In each discharging space 130, the common electrode 112a and the scan electrode 112b of the sustain electrode 112 make a pair and are arranged so that they are disposed from address electrodes 122 to form a predetermined discharge gap between the sustain electrode 112 and the address electrode 122.
The configuration of partition walls 124 is in no way limited to the configuration illustrated in
The front dielectric layer 114 is disposed on an upper part of the discharging spaces 130 on top of the partition walls 124, according to the present invention. The front dielectric layer 114 can be formed of the dielectric film 140, such as a dry film resist (DFR) film as the main body. The lattice dielectric layers 141 with a predetermined pattern and the colored dielectric layers 142 are formed as one body in the dielectric film 140 in front dielectric layer 114.
The lattice dielectric layers 141 serve as a blocking film for preventing external light from reflecting off the display 100. Colored dielectric layers 142 serves as a color filter for improving chromaticity. The lattice dielectric layers 141 can be made out of PbO, B2O3, SiO2, Al2O3 or ZnO. In addition, FeO, RuO2, TiO, Ti3O5, Ni2O3, CrO2, MnO2, Mn2O3, Mo2O3, or Fe3O4 can be selectively mixed into the lattice dielectric layers 141.
Each of the lattice dielectric layers 141 on front dielectric layer 114 is patterned to correspond to the stripes of each partition wall 124 on rear portion 154. Each of the lattice dielectric layers 141 is formed on dielectric film 140. Lattice dielectric layers 141 are formed to have a predetermined width w1 and a predetermined height h1.
The width w1 of the lattice dielectric layers 141 may vary according to a width of an upper surface of the partition walls 124, and preferably width w1 is approximately 50˜70 μm. Also, the height h1 of the lattice dielectric layers 141 is lower than a thickness of the dielectric film 140, and it is preferable that the height h1 of the dielectric layers 141 is 20˜70 μm when the thickness of the dielectric film 140 is 80 μm. In the above thickness for dielectric film 140, the thickness of 80 μm includes the thickness of the separation walls 143. Thus, the thickness of the dielectric film 140 in
The colored dielectric layers 142 are patterned between adjacent stripes of the lattice dielectric layers 141. Accordingly, the colored dielectric layers 142 are disposed in the discharging spaces 130. The colored dielectric layers 142 are formed to have a predetermined height h2 from a surface of the dielectric film 140. Preferably, the height h2 of the colored dielectric layers 142 is equal to the height h1 of the lattice dielectric layers 141, but this invention is in no way limited thereto. It is preferable that the width w2 of the colored dielectric layers 142 is 130˜160 μm.
The colored dielectric layers 142 can be formed of a dielectric material mixed with another material. This other material may be either Fe2O3, Cu2O, CuO, Ce2O3, Co2O3, CoO or Nd2O3. Preferably, the colored dielectric layers 142 for each color of discharge space are formed of the same material that can generate optimum colors of red, green, and blue. The colored dielectric layers 142 can also be formed of different materials for each of the different color discharge spaces to improve the chromaticity of red, green, and blue. For example, a dielectric material for the colored dielectric layers 142 corresponding to the red color, green color, and blue color discharging spaces respectively can contain one of Fe2O3 and Cu2O for the red discharge space, one of CuO and Ce2O3 for the green discharge space, and one of Co2O3, CoO, and Nd2O3 for the blue discharge space.
It is preferable to have a separation wall 143 formed of the same material as the dielectric film 140. Separation wall 143 serves to separate the lattice dielectric layers 141 from the colored dielectric layers 142. The separation wall 143 helps the formation of pattern of the lattice dielectric layers 141 and the colored dielectric layers 142 on the dielectric film 140. Separation wall 143 also serves to block the mixing of the dielectric material of the lattice dielectric layers 141 and the dielectric material of the colored dielectric layers 142. A width of the separation walls 143 is preferably determined within a range not to affect the function of the lattice dielectric layers 141 and the colored dielectric layers 142. However, the width of the separation walls 143 is not limited thereto. Also, it is possible to form front dielectric layer 114 without any separation walls 143.
Each of the lattice dielectric layers 141 and the colored dielectric layers 142 are formed on a surface of the dielectric film 140. The sides of dielectric film 140 covered with the lattice dielectric layers 141 and the colored dielectric layers 142 is laminated to the front substrate 111 of front portion 104 after forming the lattice dielectric layers 141 and the colored dielectric layers 142 on dielectric film 140. The efficiency of blocking reflected external light can be increased by disposing the lattice dielectric layers 141 and the colored dielectric layers 142 closer to the front substrate 111 than to the discharging spaces 130.
Turning now to
Referring to
Referring to
Referring to
Referring to
Next, referring to
Referring now to
In an alternate embodiment, the formation of front portion 104 contains an additional step to cover the sustain electrodes 112 and the bus electrodes 113. When sustain electrodes 112 and/or bus electrodes 113 have a large thickness and thus protrude a great distance from the front substrate 111, these electrodes can damage and deform the dielectric layer 114 when laminated thereto. Therefore, when these electrodes are very thick and have a large height, it is preferable to apply an additional dielectric layer to a bottom of front portion 104 to bury the sustain electrodes 112 and the bus electrodes 113 with before laminating the front part 104 to the front dielectric layer 114. However, if the thickness of the electrodes is small, this additional dielectric layer can be omitted.
Referring to Table 1 below, Table 1 illustrates the empirical results of reflection brightness and chromaticity characteristics of the novel plasma display panel 100 of
Referring to
Also evident from the empirical data of Table 1 is the lower intensity of reflectance of external light off the front of the plasma display panel 100 for the plasma display panel 100 of the present invention compared to the comparison plasma display that is absent of the lattice and the colored dielectric layers. As illustrated in Table 1, the brightness value of the external light reflection according to the present invention is 8.54 cd/m2, and that of the comparison display is 14.80 cd/m2. Thus, the plasma display of the present invention has the intensity of reflected external light reduced by 43% compared to the intensity of the reflected external light for the comparison plasma display. This result results in better contrast in the plasma display panel 100 of the present invention compared to the comparison plasma display. This in turn results in a better image quality for the display of the present invention compared to the comparison plasma display. Therefore, by including lattice and colored dielectric layers in the front dielectric layer of the plasma display, the image quality is improved. This result has been demonstrated empirically by better chromaticity characteristics and by lower intensity of external reflected light.
Turning now to
Sustain electrodes 212 are formed on a lower surface of the front substrate 211 of front portion 204, and bus electrodes 213 having a stripe with a narrower width than the sustain electrodes 212 are disposed on a lower surface of the sustain electrodes 212. Here, the sustain electrodes 212 can be formed of an ITO film, and the bus electrodes 213 can be formed of a conductive material.
Each sustain electrode 212 connecting to each bus electrode 213 has an incised or indented portion formed by cutting out a portion corresponding to where first partition wall 224a of a partition wall 224 is located after assembly of the display 200. Although an indented sustain electrode 212 is illustrated in
The sustain electrodes 212 can be divided into common electrodes 212a and scan electrodes 212b. One of the common electrodes 212a and one of the scan electrodes 212b make a pair, and they are disposed with a predetermined gap for discharging there between.
The sustain electrodes 212 and the bus electrodes 213 are covered by a front dielectric layer 214 according to this second embodiment of the present invention. The front dielectric layer 214, as in the previous embodiment, is made out of a dielectric film 240 on which lattice dielectric layers 241 and colored dielectric layers 242 are formed. A protective layer 215 is further formed on a lower surface of the front dielectric layer 214, preferably on a side of a side of dielectric film 240 that is opposite to that of the lattice dielectric film 241 and the colored dielectric film 242. Further details about the front dielectric layer 214 will be described later.
On rear portion 254, address electrodes 222 are formed on a side of the rear substrate 221 that faces the front portion 204. The address electrodes 222 are covered by a rear dielectric layer 223. The address electrodes 222 are formed in a plurality of stripes that are preferably orthogonal to the sustain electrodes 212 and orthogonal to the bus electrodes 213 of front portion 204. Adjacent stripes of address electrodes 222 are preferably spaced apart from each other by a predetermined distance, but the present invention is in no way so limited.
Partition walls 224 with a matrix form (or grid-like structure) are formed on the rear dielectric layer 223 on rear portion 254. The partition walls 224 define discharging spaces 230 between the front substrate 211 and the rear substrate 221.
In this second embodiment, the partition walls 224 include first partition walls 224a spaced apart a predetermined distance from each other, and second partition walls 224b formed orthogonal to the first partition walls 224a to form the matrix form or grid-like partition walls 224 in accordance with the second embodiment of the present invention. Here, the first partition walls 224a are disposed parallel to address electrodes 222. Each stripe of the address electrodes 222 is preferably located between two adjacent stripes of the first partition walls 223a. Conversely, each stripe of the first partition walls 223a is preferably located between two adjacent stripes of the address electrodes 222.
The second partition walls 224b can be formed of the same material as the first partition walls 224a, and the second partition walls 224b can be formed simultaneous to and as a single integrated monolithic unit with the first partition walls 224a. The configuration of the partition walls is not limited thereto, but any structure that can arrange the discharge space in to a predetermined pattern of pixel can be applied.
An address electrode 222 is disposed on a lower part of each discharging space 230 defined by the first and second partition walls 224a and 224b. The common electrode 212a and the scan electrode 212b of the sustain electrode 212 are disposed on an upper part of the discharging space 230 to form a pair of electrodes having a predetermined discharging gap there between. Then, a discharge can occur between the address electrode 222 and the sustain electrode 212. The bus electrodes 213 connected to each sustain electrode 212 are preferably disposed directly on top of the second partition walls 224b to increase an aperture ratio.
A phosphor layer 225 is formed in each discharging space 230 defined by first and the second the partition walls 224a and 224b. The phosphor layer 225 can be sub-divided into a red phosphor layer, a green phosphor layer, and a blue phosphor layer, and accordingly, the discharging spaces 230 also can be divided into a red color discharging space, a green color discharging space, and a blue color discharging space. The three discharging spaces are disposed close to each other to group the three colors.
The front dielectric layer 214 covers the discharging spaces 230 and is supported by the tops of the first and the second partition walls 224a and 224b in this second embodiment of the present invention. The front dielectric layer 214 can be formed of the dielectric film 240, and the lattice dielectric layers 241 with a predetermined pattern and the colored dielectric layer 242 are formed on one side of the dielectric film 240. The pattern of the lattice dielectric layers 241 and the colored dielectric layers 242 according to this second embodiment is different from the pattern of the lattice dielectric layers 141 and the colored dielectric layers 142 in the first embodiment.
Each of the lattice dielectric layers 241 is patterned corresponding to the upper surface of the first and the second partition walls 224a and 224b, and the colored dielectric layers 242 are formed between the lattice dielectric layers 241. In other words, the patterning of the lattice dielectric layer 241 and the colored dielectric layer 242 are coincident with the patterning of the first and second partition walls 224a and 224b and are formed in a crisscross or matrix pattern as opposed to the striped pattern in the first embodiment of the present invention. The colored dielectric layers 242 are formed in each discharging space 230.
Each of the lattice dielectric layers 241 on the surface of the dielectric film 240 has a predetermined height and width. As mentioned in the previous embodiment, the width of the lattice dielectric layer 241 can vary according to the upper width of the first and the second partition walls 224a and 224b, but preferably, the width of the lattice dielectric layer 241 is approximately 50˜70 μm. The height of the lattice dielectric layer 241 is preferably approximately 20˜70 μm when the thickness of the dielectric film 240 is 80 μm. Lattice dielectric layer 241 can be made out of PbO, B2O3, SiO2, Al2O3 or ZnO. Further, one of FeO, RuO2, TiO, Ti3O5, Ni2O3, CrO2, MnO2, MnO3, Mo2O3, and Fe3O4 can, in addition, be mixed in to form the material of the lattice dielectric layer 241.
Each of the colored dielectric layers 242 formed on the dielectric film 240 has a predetermined height. Preferably, this height h2 of the colored dielectric layers 242 are equal to the height h1 of the lattice dielectric layers 241, but this invention is in no way limited thereto. It is preferable that the width of the colored dielectric layers 242 is approximately 130˜160 μm.
The colored dielectric layers 242 can be formed of a dielectric material mixed with one of Fe2O3, Cu2O, CuO, Ce2O3, Co2O3, CoO, or Nd2O3. Preferably, the colored dielectric layers 242 are formed of the same material that can generate optimum colors of red, green, and blue. The colored dielectric layers 242 can also be formed of different materials respectively corresponding to colors of the discharging spaces, to improve the chromaticity of red, green, and blue. For example, a dielectric material for the colored dielectric layer 242 corresponding to the red color green color, and blue color discharging spaces can respectively contain one of Fe2O3 and Cu2O, one of CuO and Ce2O3, and one of Co2O3, CoO, and Nd2O3.
Separation walls 243 are formed as a part of the front dielectric layer 214 and are formed between the lattice dielectric layers 241 and the adjacent colored dielectric layers 242. Separation walls 243 are preferably made out of the same material as dielectric film 240. The location of the separation walls 243 correspond to the location of the grooves in the compression tool used to make the separation walls 243. However, the separation walls 243 are not limited to the foregoing description, but as description in the previous embodiment, the separation walls 243 can be omitted.
After arranging the lattice dielectric layer 241 and the colored dielectric layer 242 on the dielectric film 240, the front dielectric layer 214 is laminated to the front portion 204. The side of the dielectric film 240 having the lattice dielectric layers 241 and the colored dielectric layers 242 are attached to the side of front substrate 211 having the sustain electrodes 212 and the bus electrodes 213. Efficiency of blocking external light can be increased by disposing the lattice dielectric layers 241 and the colored dielectric layers 242 closer to the front substrate 211 than to the discharging space 230.
The front dielectric layer 214 of the second embodiment is similar to the previous front dielectric layer 114 of the first embodiment, with the exception that according to the present embodiment, the lattice dielectric grooves, lattice dielectric layers, colored dielectric layers and the colored dielectric grooves are formed in a crisscross pattern instead of in a striped pattern. This crisscross or matrix pattern coincides with a crisscross pattern in the partition walls made up of first partition walls orthogonal to second partition walls. The crisscross pattern is also present in the compression tools of the second embodiment and in the pattern masks used to make the plasma display panel of the second embodiment of the present invention.
After forming patterns as above, a lattice dielectric material and a colored dielectric material are respectively filled in the grooves such that the lattice dielectric layers and the colored dielectric layers become one unit with the dielectric film. According to the present invention, by forming lattice dielectric layers and colored dielectric layers on a dielectric film attached to the front portion, chromaticity can be improved, and by reducing the external light reflectance, contrast can be improved. Also, the manufacturing costs can be reduced due to the simplified manufacturing process.
While this invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2003-0062549 | Sep 2003 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5541618 | Shinoda | Jul 1996 | A |
5661500 | Shinoda et al. | Aug 1997 | A |
5663741 | Kanazawa | Sep 1997 | A |
5674553 | Shinoda et al. | Oct 1997 | A |
5724054 | Shinoda | Mar 1998 | A |
5786794 | Kishi et al. | Jul 1998 | A |
5952782 | Nanto | Sep 1999 | A |
RE37444 | Kanazawa | Nov 2001 | E |
6630916 | Shinoda | Oct 2003 | B1 |
6707436 | Setoguchi et al. | Mar 2004 | B2 |
20010048275 | Nakada et al. | Dec 2001 | A1 |
20030201428 | Fukushima et al. | Oct 2003 | A1 |
Number | Date | Country |
---|---|---|
02-148645 | Jun 1990 | JP |
10-116562 | May 1998 | JP |
2845183 | Oct 1998 | JP |
2917279 | Apr 1999 | JP |
2001-325888 | Nov 2001 | JP |
2001-043804 | Dec 2001 | JP |
2003-031134 | Jan 2003 | JP |
1998-080763 | Nov 1998 | KR |
Number | Date | Country | |
---|---|---|---|
20050052138 A1 | Mar 2005 | US |