Claims
- 1. A color plasma display panel including a front substrate, a back substrate, three kinds of phosphors for color display, a plurality of X-electrodes, a plurality of Y-electrodes and a plurality of address electrodes, said front substrate being equipped with said X-electrodes and said Y-electrodes arranged one by one in alternate order and in parallel, a pair of each of said X-electrodes and an adjacent one of said Y-electrodes forming either a display line or a non-display line, each of said X-electrodes having a transparent electrode and a metal electrode, and each of said Y-electrodes having a transparent electrode and a metal electrode, said back substrate being equipped with said address electrodes arranged to intersect said X-electrodes and said Y-electrodes at a distance together with said three kinds of phosphors, said color plasma display comprising:a light blocking member formed between adjacent X-electrodes and Y-electrodes of said non-display line; and partitioning walls for partitioning a discharge space into individual line spaces, arranged along respective address electrodes, wherein said three kind of phosphors are arranged cyclically on said display line and said non-display line with one kind thereof disposed between adjacent partitioning walls, and wherein each color pixel corresponds to a crossing portion between adjacent three of said line spaces and one of said display lines.
- 2. A plasma display apparatus comprising:a plasma display panel including a plurality of X-electrodes, Y-electrodes and address electrodes, said X-electrodes and said Y-electrodes are arranged one by one in alternate order and in parallel, a pair of each of said X-electrodes and adjacent one of said Y-electrodes forming either a display line or a non-display line, said address electrodes being arranged with intersecting said X-electrodes and said Y-electrodes at a distance, further including a light blocking member formed between adjacent X-electrodes and Y-electrodes of said non-display line; and an electrode drive circuit including: reset, means for causing -a discharge between said adjacent electrodes of said non-display line; addressing means for causing an address discharge between one electrode of said display line and said address electrodes selected in response to display data to select display cells; and sustaining means for supplying an AC sustaining pulse between said electrodes of said display line.
- 3. A plasma display apparatus according to claim 2, wherein said reset means applies voltage waveforms in phase to said electrodes of said display line.
- 4. A method of driving a plasma display panel having a plurality of X-electrodes, Y-electrodes and address electrodes, said X-electrodes and said Y-electrodes are arranged one by one in alternate order and in parallel, a pair of each of said X-electrodes and adjacent one of said Y-electrodes forming either a display line or a non-display line, said address electrodes being arranged with intersecting said X-electrodes and said Y-electrodes at a distance, further having a light blocking member formed between adjacent X-electrodes and Y-electrodes of said non-display line, said method comprising the steps of:discharging between said adjacent electrodes of said non-display line in a reset period; address-discharging between one electrode of said display line and said address electrodes selected in response to display data to select display cells in a address period after said reset period; and supplying an AC sustaining pulse between said electrodes of said display line in a sustain period after said address period.
- 5. A method of driving a plasma display panel according to claim 4 wherein said discharging in said reset period is performed with applying voltage waveforms in phase to said electrodes of said display line.
- 6. A plasma display panel comprising a substrate, address electrode bundles formed along to one another at said substrate and scanning electrodes intersecting said address electrode bundles at a distance to discharge, wherein each of said address electrode bundles includes:m (m≧2) address electrodes formed along to one another at said substrate corresponding to one monochromatic pixel column; pads arranged along a lengthwise direction of said m address electrodes, said pads corresponding to respective monochromatic pixels, said pads being above said m address electrodes relative to said substrate; and electrical contacts, each electrical contact for electrically connecting one of said pads to one of said m address electrodes in a pattern along said lengthwise direction of said m address electrodes.
- 7. A method of driving a plasma display panel that includes a substrate, address electrode bundles formed along to one another at said substrate, and scanning electrodes intersecting said address electrode bundles at a distance to discharge, wherein each of said address electrode bundles includes: m (m≧2) address electrodes formed along to one another at said substrate corresponding to one monochromatic pixel column; pads arranged along a lengthwise direction of said m address electrodes, said pads corresponding to respective monochromatic pixels, said pads being above said m address electrodes relative to said substrate; and electrical contacts each for electrically connecting one of said pads to one of said m address electrodes in a regular manner along said lengthwise direction of said m address electrodes, said method comprising the steps of:selecting simultaneously m number of said scanning electrodes facing m number of said pads connected to said m address electrodes; and applying voltages in response to display data to said m number of address electrodes simultaneously; whereby scanning of said scanning electrodes is executed in units of m.
- 8. A plasma display panel comprising M by N color pixels, each color pixel comprising three primary color pixels, each color pixel row comprising a scanning electrode, each primary color pixel column comprising:K address electrodes, said address electrodes being formed ,along said primary color pixel column, insulated from each other, K being a submultiple of M; and M electrically conductive pads, each of said electrically conductive pads corresponding to one primary color pixel, said electrically conductive pads being arranged along said primary color pixel column, positioned between said K address electrodes and said scanning electrodes, said electrically conductive pads being separated from each other; wherein each of said K address electrodes is electrically connected to 1/K of said M electrically conductive pads.
- 9. A method of driving a plasma display panel, the plasma display panel comprising M by N color pixels, each color pixel comprising three primary color pixels, each color pixel row comprising a scanning electrode, each primary color pixel column comprising K address electrodes, formed along the primary color pixel column, insulated from each other, K being a submultiple of M, and M electrically conductive pads, each corresponding to one primary color pixel, arranged along the primary color pixel column, positioned between the K address electrodes and the scanning electrodes, separated from each other, each of the K address electrodes being electrically connected to 1/K of the M electrically conductive pads, the method comprising the steps of:selecting simultaneously K number of said scanning electrodes facing K number of said pads connected to respective said K address electrodes; and applying voltage according to display data to said K number of address electrodes simultaneously; whereby scanning of said scanning electrodes is executed in units of K lines.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-198417 |
Aug 1995 |
JP |
|
7-284541 |
Oct 1995 |
JP |
|
Parent Case Info
This is a divisional, of application Ser. No. 08/690,038, filed Jul. 31, 1996.
US Referenced Citations (4)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61176035 |
Aug 1986 |
JP |
2148645 |
Jun 1990 |
JP |
7029497 |
Jan 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
1996 National Convention Record I.E.E., Japan; Mar. 10, 1996. |