PLASMA DISPLAY PANEL

Abstract
A plasma display panel includes a front plate and a rear plate opposing the front plate. The front plate has a display region to generate a discharge between the front plate and the rear plate, and a non-display region provided in an outer periphery of the display region. A discharge gap is provided between a first electrode and a second electrode of the front plate. The first electrode includes a plurality of first projecting parts projecting from a first base part toward the discharge gap. The second electrode includes a plurality of second projecting parts projecting from a second base part toward the discharge gap. The discharge gap in the non-display region is larger than the discharge gap in the display region.
Description
TECHNICAL FIELD

A technique disclosed herein relates to a plasma display panel used in a display device and the like.


BACKGROUND ART

A display electrode in a plasma display panel (hereinafter, referred to as a PDP) has a configuration in which a wide and stripe-shaped transparent electrode and a metal bus electrode are laminated. In order to suppress a discharge current, or in order to reduce the number of steps by not providing a transparent electrode, a display electrode which is divided into a plurality of parts and having an opening part is used (refer to PTL 1, for example).


CITATION LIST
Patent Literature



  • PTL1: International Publication No. 02/017345



SUMMARY OF THE INVENTION

A PDP includes a front plate and a rear plate opposing the front plate. The front plate has a display region to generate a discharge between the front plate and the rear plate, and a non-display region provided in an outer periphery of the display region. The front plate further has a first electrode, and a second electrode provided parallel to the first electrode. A discharge gap is provided between the first electrode and the second electrode. The first electrode includes a first transparent electrode and a first bus electrode provided on the first transparent electrode. The second electrode includes a second transparent electrode and a second bus electrode provided on the second transparent electrode. The first transparent electrode includes a first base part and a plurality of first projecting parts projecting from the first base part toward the discharge gap. The second transparent electrode includes a second base part and a plurality of second projecting parts projecting from the second base part toward the discharge gap. The discharge gap in the non-display region is larger than the discharge gap in the display region.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an exploded perspective view showing a PDP.



FIG. 2 is a front view of the PDP.



FIG. 3 is a view showing a part of a cross-section taken along line 3-3 in FIG. 2.



FIG. 4 is an electrode arrangement view of the PDP.



FIG. 5 is a plan view showing an arrangement relationship between a scan electrode and a sustain electrode, and a barrier rib in a display region of the PDP according to a first exemplary embodiment.



FIG. 6 is a plan view showing an arrangement relationship between the scan electrode and the sustain electrode, and the barrier rib in the display region and in a non-display region of the PDP according to the first exemplary embodiment.



FIG. 7 is a plan view showing an arrangement relationship between a scan electrode and a sustain electrode, and a barrier rib in a display region and in a non-display region of a PDP according to a second exemplary embodiment.



FIG. 8 is a plan view showing an arrangement relationship between a scan electrode and a sustain electrode, and a barrier rib in a display region and in a non-display region of a PDP according to a third exemplary embodiment.



FIG. 9 is a block diagram showing an entire configuration of a plasma display device provided with the PDP according to the exemplary embodiment.



FIG. 10 is a waveform chart showing a drive voltage waveform to be applied to each electrode of the PDP.





DESCRIPTION OF EMBODIMENTS
First Exemplary Embodiment

Hereinafter, a PDP according to a first exemplary embodiment will be described with reference to FIG. 1 through FIG. 6, FIG. 9, and FIG. 10. However, an exemplary embodiment of the present invention is not limited to the first exemplary embodiment.


1. CONFIGURATION OF PDP 21

As shown in FIG. 1 through FIG. 3, PDP 21 includes front plate 1 and rear plate 2. Front plate 1 and rear plate 2 are arranged to be opposed to each other with discharge space 3 provided therebetween. PDP 21 further includes a display region and a non-display region provided in an outer periphery of the display region.


Front plate 1 includes front substrate 4, display electrode 7, dielectric layer 8, and protective film 9. Conductive display electrodes 7 are arranged on front substrate 4 made of glass. Display electrode 7 includes scan electrode 5 and sustain electrode 6. Scan electrode 5 includes transparent electrode 5a and bus electrode 5b. Sustain electrode 6 includes transparent electrode 6a and bus electrode 6b. Scan electrode 5 and sustain electrode 6 are arranged parallel to each other with a discharge gap provided therebetween. Dielectric layer 8 made of a glass material is formed so as to cover scan electrode 5 and sustain electrode 6. Protective film 9 made of a magnesium oxide (MgO) is formed on dielectric layer 8.


Rear plate 2 includes rear substrate 10, insulating layer 11, data electrode 12, barrier rib 13, and phosphor layers 14R, 14G, and 14B. Data electrodes 12 made of Ag are provided on rear substrate 10 formed of glass. Data electrode 12 is covered with insulating layer 11 formed of a glass material. Parallel-cross barrier rib 13 formed of a glass material is provided on insulating layer 11. Barrier rib 13 includes vertical barrier rib 13a and horizontal barrier rib 13b. Vertical barrier rib 13a is formed parallel to data electrode 12. Horizontal barrier rib 13b is formed so as to intersect with vertical barrier rib 13a. Barrier rib 13 divides discharge space 3 formed between front plate 1 and rear plate 2 with respect to each discharge cell 15 (refer to FIG. 4). Each of phosphor layers 14R, 14G, and 14B for red (R), green (G), and blue (B), respectively is provided on a surface of insulating layer 11 and a side surface of barrier rib 13.


Phosphor layers 14R, 14G, and 14B are applied to a space in barrier rib 13 in a striped manner along vertical barrier rib 13a. Phosphor layers 14R, 14G, and 14B are provided such that phosphor layer 14B emitting blue light, phosphor layer 14R emitting red light, and phosphor layer 14G emitting green light are arranged in this order.


Thus, front plate 1 and rear plate 2 are oppositely arranged such that scan electrode 5 and sustain electrode 6 intersect with data electrode 12. A mixed gas of neon and xenon is sealed in discharge space 3 as a discharge gas. In addition, a structure of PDP 21 is not limited to the one described above. The structure of PDP 21 may have striped barrier rib 13.


As shown in FIG. 4, scan electrode 5 includes n scan electrodes Y1, Y2, Y3 . . . Yn extending in a row direction. Sustain electrode 6 includes n sustain electrodes X1, X2, X3, . . . Xn extending in the row direction. Data electrode 12 includes m data electrodes A1, . . . Am extending in a column direction. Discharge cell 15 is provided in an intersection of one pair of scan electrode Yp and sustain electrode Xp (1≦p≦n), and one data electrode Aq (1≦q≦m). Thus, m×n discharge cells 15 are formed in discharge space 3. Scan electrodes 5 and sustain electrodes 6 are formed in front plate 1 in patterns where scan electrode Y1, sustain electrode X1, sustain electrode X2, scan electrode Y2, . . . are arranged. Each of scan electrode 5 and sustain electrode 6 is connected to a terminal of a drive circuit provided outside the display region in which discharge cells 15 are formed.


2. CONFIGURATION AND DRIVE OF PDP DEVICE

Next, a description will be given of an entire configuration of plasma display device 200 having above-described PDP 21 and a method for driving the same.


As shown in FIG. 9, plasma display device 200 is provided with PDP 21 having the configuration shown in FIG. 1 through FIG. 4, image signal processing circuit 22, data electrode drive circuit 23, scan electrode drive circuit 24, sustain electrode drive circuit 25, timing generation circuit 26, and a power supply circuit (not shown). Data electrode drive circuit 23 is connected to one end part of data electrode 12 of PDP 21. Data electrode drive circuit 23 has a plurality of data drivers each composed of a semiconductor element for supplying a voltage to data electrode 12. Data electrodes 12 are divided into a plurality of blocks in which one block is composed of several data electrodes 12. The plurality of data drivers provided with respect to each block is connected to an electrode interconnect part provided in a lower end part of PDP 21.


Referring to FIG. 9, image signal processing circuit 22 converts image signal sig to image data with respect to each sub-field. Data electrode drive circuit 23 converts the image data of each sub-field to a signal corresponding to each of data electrodes A1 to Am, and drives each of data electrodes A1 to Am. Timing generation circuit 26 generates various kinds of timing signals based on horizontal synchronizing signal H and vertical synchronizing signal V, and supplies the various kinds of timing signals to each drive circuit block. Scan electrode drive circuit 24 supplies a drive voltage waveform to scan electrodes Y1 to Yn based on the timing signal. Sustain electrode drive circuit 25 supplies a drive voltage waveform to sustain electrodes X1 to Xn based on the timing signal. In addition, one ends of the sustain electrodes are mutually connected in PDP 21 or outside PDP 21, and the mutually connected wiring is connected to sustain electrode drive circuit 25.


3. DRIVE OF PLASMA DISPLAY DEVICE 200

Next, a description will be given of the drive voltage waveform for driving PDP 21 and its operation with reference to FIG. 10.


According to PDP 21 in the first exemplary embodiment, the one field is divided into the sub-fields, and each sub-field has an initializing period, an address period, and a sustain period.


3-1. Initializing Period

In the initializing period of the first sub-field, data electrodes A1 to Am and sustain electrodes X1 to Xn are held at 0 (V). Scan electrodes Y1 to Yn receive a ramp voltage which gradually rises from voltage Vi1 (V) which is below a discharge start voltage to voltage Vi2 (V) which is above the discharge start voltage. Then, a first weak initializing discharge is generated in all of discharge cells 15, and a negative wall voltage is stored on scan electrodes Y1 to Yn. In addition, a positive wall voltage is stored on sustain electrodes X1 to Xn, and data electrodes A1 to Am. Here, the wall voltage on the electrode means a voltage generated by wall charges accumulated on the dielectric layer and the phosphor layer which cover the electrodes.


After that, sustain electrodes X1 to Xn are held at positive voltage Vh (V), and scan electrodes Y1 to Yn receive a ramp voltage which gradually falls from voltage Vi3 (V) to voltage Vi4 (V). Then, a second weak initializing discharge is generated in all of discharge cells 15. Thus, the wall voltage between scan electrodes Y1 to Yn and sustain electrodes X1 to Xn is weakened and adjusted to a value suitable for an address operation. The wall voltage on data electrodes A1 to Am is also adjusted to a value suitable for the address operation.


3-2. Address Period

In the following address period, scan electrodes Y1 to Yn are held at Vr (V) once. Then, negative scan pulse voltage Va (V) is applied to scan electrode Y1 in a first row. In addition, positive address pulse voltage Vd (V) is applied to data electrode Ak (k=1 to m) of discharge cell 15 to be displayed in the first row among data electrodes A1 to Am. At this time, a voltage at an intersection part between data electrode Ak and scan electrode Y1 is given by adding the wall voltage on data electrode Ak and the wall voltage on scan electrode Y1 to an externally applied voltage (Vd−Va) (V), and this voltage exceeds the discharge start voltage. Thus, an address discharge is generated between data electrode Ak and scan electrode Y1 and between sustain electrode X1 and scan electrode Y1. Thus, the positive wall voltage is stored on scan electrode Y1 of discharge cell 15, and the negative wall voltage is stored on sustain electrode X1. At this time, the negative wall voltage is stored on data electrode Ak also.


Thus, the address discharge is generated in discharge cell 15 to be displayed in the first row, and the address operation is performed such that the wall voltage is stored on each electrode. Meanwhile, since the voltage at the intersection parts of data electrodes A1 to Am to which address pulse voltage Vd (V) is not applied and scan electrode Y1 does not exceed the discharge start voltage, the address discharge is not generated. The above address operation is sequentially performed until discharge cell 15 in an n-th row, and the address period is completed.


3-3. Sustain Period

In the following sustain period, positive sustain pulse voltage Vs (V) is applied to scan electrodes Y1 to Yn as a first voltage. A ground potential, that is, 0 (V) is applied to sustain electrodes X1 to Xn as a second voltage. At this time, as for discharge cell 15 in which the address discharge has been generated, the voltage applied between scan electrode Yi (i=1 to n) and sustain electrode Xi is given by adding the wall voltage on scan electrode Yi and the wall voltage on sustain electrode Xi to sustain pulse voltage Vs (V), and this voltage exceeds the discharge start voltage. Thus, the sustain discharge is generated between scan electrode Yi and sustain electrode Xi, and ultraviolet light generated at this time allows the phosphor layer to emit light. Thus, the negative wall voltage is stored on scan electrode Yi, and the positive wall voltage is stored on sustain electrode Xi. At this time, the positive wall voltage is also stored on data electrode Ak.


As for discharge cell 15 in which the address discharge has not been generated in the address period, the sustain discharge is not generated, and the wall voltage at the time of the end of the initializing period is held. Then, the second voltage of 0 (V) is applied to scan electrodes Y1 to Yn. The first voltage of sustain pulse voltage Vs (V) is applied to sustain electrodes X1 to Xn. Then, as for discharge cell 15 in which the sustain discharge has been generated, the voltage between sustain electrode Xi and scan electrode Yi exceeds the discharge start voltage, so that the sustain discharge is generated between sustain electrode Xi and scan electrode Yi again. Thus, the negative wall voltage is stored on sustain electrode Xi, and the positive wall voltage is stored on scan electrode Yi.


3-4. Following Second Sub-Field

Similarly, the sustain pulse whose number corresponds to a luminance weight is applied to scan electrodes Y1 to Yn and sustain electrodes X1 to Xn alternately, so that the sustain discharge is continuously generated in discharge cell 15 in which the address discharge has been generated in the address period. Thus, the sustain operation in the sustain period is completed. Since operations in the initializing period, the address period, and the sustain period in the following sub-field are roughly the same as those in the first sub-field, a description therefore is omitted.


4. METHOD FOR PRODUCING PDP 21
4-1. Method for Producing Front Plate 1

Scan electrode 5 and sustain electrode 6 are formed on front substrate 4 by a photolithography method. Scan electrode 5 includes transparent electrode 5a formed of indium tin oxide (ITO) or the like, and bus electrode 5b formed of silver (Ag) or the like and laminated on transparent electrode 5a. Sustain electrode 6 includes transparent electrode 6a formed of ITO or the like, and bus electrode 6b formed of Ag or the like and laminated on transparent electrode 6a. A material of bus electrodes 5b and 6b includes an electrode paste containing silver (Ag), a glass frit to bind the silver, a photosensitive resin, a solvent, or the like. First, the electrode paste is applied to front substrate 4 on which transparent electrodes 5a and 6a have been formed, by a screen printing method. Then, the solvent in the electrode paste is removed in a baking oven. Then, the electrode paste is exposed through a photomask having a predetermined pattern.


Then, the electrode paste is developed, whereby a bus electrode pattern is formed. Finally, the bus electrode pattern is baked at a predetermined temperature in the baking oven. That is, the photosensitive resin in the electrode pattern is removed. In addition, the glass frit in the electrode pattern is melted. After that, the molten glass frit is vitrified when cooled down to room temperature. Through the above steps, bus electrodes 5b and 6b are formed. Here, other than the method for applying the electrode paste by the screen printing, a sputtering method, or a vapor deposition method may be used.


Then, dielectric layer 8 is formed. A material of dielectric layer 8 includes a dielectric paste containing a dielectric glass frit, a resin, a solvent, or the like. First, the dielectric paste is applied onto front substrate 4 by a die coating method or the like so as to cover scan electrode 5 and sustain electrode 6 with a predetermined thickness. Then, the solvent in the dielectric paste is removed in the baking oven. Finally, the dielectric paste is baked at a predetermined temperature in the baking oven. That is, the resin in the dielectric paste is removed. In addition, the dielectric glass frit is melted. Then, the molten dielectric glass frit is vitrified when cooled down to room temperature. Through the above steps, dielectric layer 8 is formed. Here, other than the method for applying the dielectric paste by die coating, the screen printing method or a spin coating method may be used. In addition, without using the dielectric paste, a film used as dielectric layer 8 can be formed by a CVD (Chemical Vapor Deposition) method and the like. Then, protective film 9 is formed on dielectric layer 8.


Through the above steps, front plate 1 is completed such that scan electrode 5, sustain electrode 6, and dielectric layer 8, and protective film 9 are formed on front substrate 4.


4-2. Method for Producing Rear Plate 2

Data electrode 12 is formed on rear substrate 10 by the photolithography method. A material of data electrode 12 includes a data electrode paste containing silver (Ag) to ensure conductivity, a glass frit to bind the silver, a photosensitive resin, a solvent, and the like. First, the data electrode paste is applied to rear substrate 10 so as to have a predetermined thickness, by the screen printing method. Then, the solvent in the data electrode paste is removed in the baking oven. Then, the data electrode paste is exposed through a photomask having a predetermined pattern. Then, the data electrode paste is developed, whereby a data electrode pattern is formed. Finally, the data electrode pattern is baked at a predetermined temperature in the baking oven. That is, the photosensitive resin in the data electrode pattern is removed. In addition, the glass frit in the data electrode pattern is melted. After that, the molten glass frit is vitrified when cooled down to room temperature. Through the above steps, data electrode 12 is formed. Here, other than the method for applying the data electrode paste by the screen printing, the sputtering method, or the vapor deposition method may be used.


Then, insulating layer 11 is formed. A material of insulating layer 11 includes an insulating paste containing an insulating glass frit, a resin, a solvent, and the like. First, the insulating paste is applied onto rear substrate 10 on which data electrode 12 has been formed, by the screen printing method so as to cover data electrode 12 with a predetermined thickness. Then, the solvent in the insulating paste is removed in the baking oven. Finally, the insulating paste is baked at a predetermined temperature in the baking oven. That is, the resin in the insulating paste is removed. In addition, the insulating glass frit is melted. Then, the molten insulating glass frit is vitrified when cooled down to room temperature. Through the above steps, insulating layer 11 is formed. Here, other than the method for applying the insulating paste by screen printing, the die coating method or the spin coating method may be used. In addition, without using the insulating paste, a film used as insulating layer 11 can be formed by the CVD (Chemical Vapor Deposition) method.


Then, barrier rib 13 is formed by the photolithography method. A material of barrier rib 13 includes a barrier rib paste containing a filler, a glass fit to bind the filler, a photosensitive resin, a solvent, and the like. First, the barrier rib paste is applied onto insulating layer 11 by the die coating method so as to have a predetermined thickness. Then, the solvent in the barrier rib paste is removed in the baking oven. Then, the barrier rib paste is exposed through a photomask having a predetermined pattern. Then, the barrier rib paste is developed, whereby a barrier rib pattern is formed. Finally, the barrier rib pattern is baked at a predetermined temperature in the baking oven. That is, the photosensitive resin in the barrier rib pattern is removed. In addition, the glass frit in the barrier rib pattern is melted. Then, the molten glass frit is vitrified when cooled down to room temperature. Through the above steps, barrier rib 13 is formed. Here, other than the photolithography method, a sandblasting method may be used.


Then, phosphor layers 14R, 14B, and 14G are formed. A material of phosphor layers 14R, 14B, and 14G includes a phosphor paste containing phosphor particles, a binder, a solvent, and the like. First, the phosphor paste is applied by a dispensing method onto insulating layer 11 provided between adjacent barrier ribs 13 and the side surface of barrier rib 13 so as to have a predetermined thickness. Then, the solvent in the phosphor paste is removed in the baking oven. Finally, the phosphor paste is baked at a predetermined temperature in the baking oven. That is, the resin in the phosphor paste is removed. Through the above steps, phosphor layers 14R, 14B, and 14G are formed. Here, other than the dispensing method, the screen printing method may be used.


Through the above steps, rear plate 2 is completed such that data electrode 12, insulating layer 11, barrier rib 13, and phosphor layers 14R, 14B, and 14G are formed on rear substrate 10.


4-3. Method for Assembling Front Plate 1 and Rear Plate 2

A sealing paste is applied to a periphery of rear plate 2 by the dispensing method. The sealing paste may contain beads, a low-melting-point glass material, a binder, a solvent, and the like. The applied sealing paste is formed into a sealing paste layer (not shown). Then, the solvent in the sealing paste layer is removed in the baking oven. Then, the sealing paste layer is temporarily baked at a temperature of about 350° C. The resin component in the sealing paste layer is removed by this temporary baking. Then, front plate 1 and rear plate 2 are oppositely arranged such that display electrode 7 and data electrode 12 intersect with each other.


Furthermore, peripheral parts of front plate 1 and rear plate 2 are held while pressed by a clip. In this state, the peripheral parts are baked at a predetermined temperature, and the low-melting-point glass material is melted. Then, the molten low-melting-point glass is vitrified when cooled down to room temperature. Thus, front plate 1 and rear plate 2 are hermetically sealed. Finally, the discharge gas containing Ne, Xe, or the like is sealed in the discharge space, whereby PDP 21 is completed.


5. DISPLAY ELECTRODE
5-1. Detailed Structure of Transparent Electrodes 5a and 6a

As shown in FIG. 5, according to this exemplary embodiment, transparent electrode 5a includes second transparent electrode region 57 extending in the same direction as the extending direction of bus electrode 5b, and first transparent electrode region 56 projecting from second transparent electrode region 57 toward the discharge gap. First transparent electrode region 56 is parallel to vertical barrier rib 13a, as one example. Second transparent electrode region 57 is rectangular, as one example. First transparent electrode region 56 is rectangular, as one example. Transparent electrode 6a includes second transparent electrode region 67 extending in the same direction as the extending direction of bus electrode 6b, and first transparent electrode region 66 projecting from second transparent electrode region 67 toward the discharge gap. First transparent electrode region 66 is parallel to vertical barrier rib 13a, as one example.


Second transparent electrode region 67 is rectangular, as one example. First transparent electrode region 66 is rectangular, as one example. In discharge cell 15, discharge gap D1 is provided between a tip part of first transparent electrode region 56 and a tip part of first transparent electrode region 66.


In addition, multiple first transparent electrode regions 56 and 66 are preferably provided in one discharge cell 15. This is because the discharge becomes more stable.


Here, a description will be given of a result of an experiment executed by the present inventors. In addition, in this experiment, two parameters are used. A first parameter is a width (shown as “L width” below and in the drawing) of first transparent electrode regions 56 and 66 opposed to each other across the discharge gap. A second parameter is a width (shown as “S width” below and in the drawing) between adjacent first transparent electrode regions 56 in scan electrode 5, or a width between adjacent first transparent electrode regions 66 in sustain electrode 6.


Based on changes of L width and S width, the one paired width of L width and S width is changed. In addition, when the one paired width is changed, the number of pairs provided in one discharge cell 15 is changed.


According to the electrode structure shown in FIG. 5, first transparent electrode regions 56 and 66 each having L width of 14 μm are divided into a plurality of parts and arranged at intervals of S width of 15 μm. In this case, compared with a case where first transparent electrode regions 56 and 66 are each formed without being divided, emission efficiency can be improved by about 10%. In addition, first transparent electrode regions 56 and 66 each having L width of 20 μm are divided into a plurality of parts and arranged at intervals of S width of 20 μm. In this case also, compared with the case where first transparent electrode regions 56 and 66 are each formed without being divided, emission efficiency can be improved by about 10%.


Furthermore, a sample in which first transparent electrode regions 56 and 66 each having L width of 14 μm are arranged at intervals of S width of 15 μm or more has been evaluated. Compared with emission efficiency in a sample in which a first transparent electrode region is formed without being divided, it has been found that emission efficiency can be more improved by setting the interval to be larger than a film thickness of dielectric layer 8.


In addition, although not shown, as another example of an arrangement relationship between scan electrode 5 and sustain electrode 6 of display electrode 7, and barrier rib 13, first transparent electrode region 56 of scan electrode 5 and first transparent electrode region 66 of sustain electrode 6 may be alternately opposed to each other.


5-2. Error Discharge in Non-Display Region

As shown in FIG. 2 and FIG. 6, PDP 21 has the display region, and the non-display region of the display region. The display region means a region in which the image is displayed by the discharge. The non-display region means a region provided in a periphery of the display region, in which the image is not displayed. According to this exemplary embodiment, a relationship among discharge gap D1 in the display region, discharge gap D2 in the non-display region, and interval D3 between bus electrode 5b and bus electrode 6b is defined as shown in FIG. 6.


When discharge gap D1 in the display region is equal to discharge gap D2 in the non-display region in PDP 21, the discharge start voltage in the display region is equal to the discharge start voltage in the non-display region. In this case, when PDP 21 is driven, an error discharge is likely to be generated in the non-display region.


Thus, as shown in FIG. 6, discharge gap D2 provided between second transparent electrode region 57 and second transparent electrode region 67 in the non-display region is larger than discharge gap D1 provided between first transparent electrode regions 56 and 66 in the display region. Therefore, the discharge start voltage in the non-display region can be higher than the discharge start voltage in the display region.


In addition, it is preferable that a relationship of D1<D2<D3 is established along the extending direction of vertical barrier rib 13a. When D3 is larger than D2, bus electrodes 5b and 6b in the non-display region do not project from second transparent electrode regions 57 and 67, respectively. That is, contact areas between bus electrodes 5b and 6b and second transparent electrode regions 57 and 67 do not decrease, respectively. Therefore, a resistance value of each of scan electrode 5 and sustain electrode 6 can be prevented from increasing as a whole.


In addition, discharge gap D2 is preferably 1.3 times to 2.2 times as large as discharge gap D1. When it is less than 1.3 times, the discharge start voltage in the non-display region cannot become sufficiently high. Meanwhile, when it is more than 2.2 times, it is difficult to keep the relationship of D2<D3. According to the experiment by the inventors, when discharge gap D2 is set to be 1.3 times as large as discharge gap D1, a threshold value that causes the error discharge rises by 4 V. In addition, when discharge gap D2 is set to be 1.45 times as large as discharge gap D1, the threshold value that causes the error discharge rises by 6 V. As a result, the error discharge can be prevented from being generated in the non-display region.


Furthermore, discharge gap D2 is more preferably 1.6 times to 2.2 times as large as discharge gap D1. This is because the threshold value that causes the error discharge further rises.


In addition, as shown in FIG. 6, discharge gap D2 is provided from a boundary line between the display region and the non-display region. However, discharge gap D2 only has to be provided in a center of discharge cell 15 in which a spread of the discharge is the largest. In other words, discharge gap D2 may be provided in the center of the discharge cell in the first cell from which the non-display region starts. The same is applied to a second exemplary embodiment to be described below.


Second Exemplary Embodiment

In the second exemplary embodiment, as for the same configuration as that of the first exemplary embodiment, its description is appropriately omitted. According to this exemplary embodiment, as shown in FIG. 7, first transparent electrode regions 56 and 66 are provided in each of the display region and the non-display region. In addition, in the display region, discharge gap D1 is provided between the tip part of first transparent electrode region 56 and the tip part of first transparent electrode region 66. In the non-display region also, discharge gap D2 is provided between the tip part of first transparent electrode region 56 and the tip part of first transparent electrode region 66.


In the non-display region, a thickness of dielectric layer 8 is likely to be thinner than that in the display region due to producing reasons. When display electrode 7 has the same configuration in the display region and in the non-display region, the discharge start voltage could become lower in the non-display region. Therefore, the error discharge is likely to be generated in the non-display region.


However, according to this exemplary embodiment, discharge gap D2 in the non-display region is larger than discharge gap D1 in the display region. Therefore, the discharge start voltage in the non-display region is higher than the discharge start voltage in the display region. Thus, the error discharge is prevented from being generated in the non-display region.


Third Exemplary Embodiment

In a third exemplary embodiment, as for the same configuration as that of the first exemplary embodiment, its description is appropriately omitted. According to this exemplary embodiment, as shown in FIG. 8, first transparent electrode regions 56 and 66 are provided in each of the display region and the non-display region. In addition, in the display region, discharge gap D1 is provided between the tip part of first transparent electrode region 56 and the tip part of first transparent electrode region 66. In the non-display region also, discharge gap D2 is provided between the tip part of first transparent electrode region 56 and the tip part of first transparent electrode region 66. According to this exemplary embodiment, D1 and D2 are equal to each other. However, the number of first transparent electrode regions 56 and 66 in one discharge cell 15 in the non-display region is smaller than the number of first transparent electrode regions 56 and 66 in one discharge cell 15 in the display region by about 50%. Therefore, the discharge start voltage in the non-display region is higher than the discharge start voltage in the display region. Thus, the error discharge is prevented from being generated in the non-display region.


6. CONCLUSION

PDP 21 disclosed herein includes front plate 1 and rear plate 2 opposing front plate 1. Front plate 1 has scan electrode 5 serving as the first electrode and sustain electrode 6 serving as the second electrode provided parallel to scan electrode 5. The discharge gap is provided between scan electrode 5 and sustain electrode 6. Scan electrode 5 includes transparent electrode 5a serving as the first transparent electrode, and bus electrode 5b serving as the first bus electrode provided on transparent electrode 5a. Sustain electrode 6 includes transparent electrode 6a serving as the second transparent electrode, and bus electrode 6b serving as the second bus electrode provided on transparent electrode 6a. Transparent electrode 5a includes second transparent electrode region 57 serving as a first base part, and first transparent electrode region 56 serving as a first projecting part which projects from second transparent electrode region 57 toward the discharge gap. Transparent electrode 6a includes second transparent electrode region 67 serving as a second base part, and first transparent electrode region 66 serving as a second projecting part which projects from second transparent electrode region 67 toward the discharge gap. Discharge gap D2 in the non-display region is larger than discharge gap D1 in the display region.


According to this configuration, the discharge start voltage in the non-display region is higher than the discharge start voltage in the display region. Thus, the error discharge is prevented from being generated in the non-display region.


Furthermore, discharge gap D2 in the non-display region is preferably 1.3 times to 2.2 times as large as discharge gap D1 in the display region. This is because the discharge start voltage in the non-display region becomes higher than the discharge start voltage in the display region, and the resistance value of each of scan electrode 5 and sustain electrode 6 can be prevented from increasing as a whole.


Furthermore, first transparent electrode region 56 and first transparent electrode region 66 may be provided in the display region.


In addition, discharge gap D2 in the non-display region may be the gap between second transparent electrode region 57 and second transparent electrode region 67, and discharge gap D1 in the display region may be the gap between first transparent electrode region 56 and first transparent electrode region 66.


The present invention is not limited to the configuration shown in the exemplary embodiment as long as it has a configuration in which discharge gap D2 is larger than discharge gap D1, and the error discharge can be prevented from being generated in the non-display region.


INDUSTRIAL APPLICABILITY

The technique disclosed herein can improve a quality of the PDP, so that it can be useful for a display device having a large screen.


REFERENCE MARKS IN THE DRAWINGS






    • 1 front plate


    • 2 rear plate


    • 3 discharge space


    • 4 front substrate


    • 5 scan electrode


    • 6 sustain electrode


    • 5
      a, 6a transparent electrode


    • 5
      b, 6b bus electrode


    • 7 display electrode


    • 8 dielectric layer


    • 9 protective film


    • 10 rear substrate


    • 11 insulating layer


    • 12 data electrode


    • 13 barrier rib


    • 13
      a vertical barrier rib


    • 13
      b horizontal barrier rib


    • 14R, 14G, 14B phosphor layer


    • 15 discharge cell


    • 21 PDP


    • 22 image signal processing circuit


    • 23 data electrode drive circuit


    • 24 scan electrode drive circuit


    • 25 sustain electrode drive circuit


    • 26 timing generation circuit


    • 56, 66 first transparent electrode region


    • 57, 67 second transparent electrode region


    • 200 plasma display device




Claims
  • 1. A plasma display panel comprising: a front plate; anda rear plate opposed to the front plate, whereinthe front plate has a display region to generate a discharge between the front plate and the rear plate, and a non-display region provided at an outer periphery of the display region,the front plate further has a first electrode, a second electrode provided parallel to the first electrode, and a discharge gap provided between the first electrode and the second electrode,the first electrode includes a first transparent electrode and a first bus electrode provided on the first transparent electrode,the second electrode includes a second transparent electrode and a second bus electrode provided on the second transparent electrode,the first transparent electrode includes a first base part and a plurality of first projecting parts projecting from the first base part toward the discharge gap,the second transparent electrode includes a second base part and a plurality of second projecting parts projecting from the second base part toward the discharge gap, andthe discharge gap in the non-display region is larger than the discharge gap in the display region.
  • 2. The plasma display panel according to claim 1, wherein the discharge gap in the non-display region is 1.3 times to 2.2 times as large as the discharge gap in the display region.
  • 3. The plasma display panel according to claim 1, wherein the first projecting part and the second projecting part are provided in the display region.
  • 4. The plasma display panel according to claim 3, wherein the discharge gap in the non-display region is a gap between the first base part and the second base part, andthe discharge gap in the display region is a gap between the first projecting part and the second projecting part.
  • 5. The plasma display panel according to claim 1, wherein the first electrodes and the second electrodes are arranged to be alternately opposed to each other.
  • 6. The plasma display panel according to claim 1, wherein an interval between the first bus electrode and the second bus electrode is larger than the discharge gap in the non-display region.
  • 7. A plasma display panel comprising: a front plate; anda rear plate opposed to the front plate, whereinthe front plate has a display region to generate a discharge between the front plate and the rear plate, and a non-display region provided at an outer periphery of the display region,the front plate further has a first electrode, a second electrode provided parallel to the first electrode, and a discharge gap provided between the first electrode and the second electrode,the first electrode includes a first transparent electrode,the second electrode includes a second transparent electrode,the first transparent electrode includes a plurality of first tip portions projecting therefrom,the second transparent electrode includes a plurality of second tip portions projecting therefrom,a discharge gap between the first tip portions and the second tip portions in the non-display region is substantially equal a discharge gap between the first tip portions and the second tip portions in the display region, anda number of the plurality of first tip projection portions and second tip portions in discharge cells in the non-display region is smaller than a number of the plurality of first tip projection portions and second tip portions in discharge cells in the display region.
Priority Claims (1)
Number Date Country Kind
2011-016047 Jan 2011 JP national
PCT Information
Filing Document Filing Date Country Kind 371c Date
PCT/JP2012/000407 1/24/2012 WO 00 11/30/2012