This application claims the benefit of Korean Patent Application No. 10-2008-0002280 filed on Jan. 8, 2008, the entire contents of which is hereby incorporated by reference.
1. Field
Embodiments relate to a plasma display panel.
2. Description of the Background Art
A plasma display panel includes a phosphor layer inside discharge cells partitioned by barrier ribs and a plurality of electrodes.
When driving signals are applied to the electrodes of the plasma display panel, a discharge occurs inside the discharge cells. In other words, when the plasma display panel is discharged by applying the driving signals to the discharge cells, a discharge gas filled in the discharge cells generates vacuum ultraviolet rays, which thereby cause phosphors positioned between the barrier ribs to emit light, thus producing visible light. An image is displayed on the screen of the plasma display panel due to the visible light
In one aspect, a plasma display panel comprises a front substrate on which an upper dielectric layer is positioned, a rear substrate on which a lower dielectric layer is positioned, the rear substrate positioned opposite the front substrate, and a seal layer between the front substrate and the rear substrate, the seal layer including beads, wherein a length of a longer side of the front substrate is longer than a length of a longer side of the rear substrate, and a length of a shorter side of the front substrate is shorter than a length of a shorter side of the rear substrate, wherein an interval between an end of the front substrate and an end of the upper dielectric layer in a direction crossing the longer side of the front substrate is less than an interval between an end of the front substrate and an end of the upper dielectric layer in a direction crossing the shorter side of the front substrate.
In another aspect, a plasma display panel comprises a front substrate on which an upper dielectric layer is positioned, a rear substrate on which a lower dielectric layer is positioned, the rear substrate positioned opposite the front substrate, and a seal layer between the front substrate and the rear substrate, the seal layer including beads, wherein a length of a longer side of the front substrate is longer than a length of a longer side of the rear substrate, and a length of a shorter side of the front substrate is shorter than a length of a shorter side of the rear substrate, wherein a length of the lower dielectric layer is longer than a length of the upper dielectric layer in a direction crossing the longer side of the front substrate, wherein a length of the upper dielectric layer is longer than a length of the lower dielectric layer in a direction crossing the shorter side of the front substrate.
In still another aspect, a plasma display panel comprises a front substrate on which an upper dielectric layer is positioned, a rear substrate on which a lower dielectric layer is positioned, the rear substrate positioned opposite the front substrate, and a seal layer between the front substrate and the rear substrate, the seal layer including beads, wherein a length of a longer side of the front substrate is longer than a length of a longer side of the rear substrate, and a length of a shorter side of the front substrate is shorter than a length of a shorter side of the rear substrate, wherein the seal layer includes a first portion in an overlapping area between the upper dielectric layer and the lower dielectric layer and a second portion contacting at least one of the front substrate and the rear substrate, wherein a length of the first portion is longer than a length of the second portion in a direction crossing a travel direction of the seal layer.
The accompanying drawings, which are included to provide a farther understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
Reference will now be made in detail embodiments of the invention examples of which are illustrated in the accompanying drawings.
As shown in
The seal layer 300 may attach the front substrate 101 to the rear substrate 111 to seal a discharge space between the front substrate 101 and the rear substrate 111.
As shown in
An upper dielectric layer 104 may be formed on the scan electrode 102 and the sustain electrode 103 to limit a discharge current of the scan electrode 102 and the sustain electrode 103 and to provide insulation between the scan electrode 102 and the sustain electrode 103.
A protective layer 105 may be formed on the upper dielectric layer 104 to facilitate discharge conditions. The protective layer 105 may be formed of a material having a high secondary electron emission coefficient, for example, magnesium oxide (MgO).
A lower dielectric layer 115 may be formed on the address electrode 113 to provide insulation between the address electrodes 113.
Barrier ribs 112 of a stripe type, a well type, a delta type, a honeycomb type, etc. may be formed on the lower dielectric layer 115 to partition discharge spaces (i.e., discharge cells). Hence, a first discharge cell emitting red light, a second discharge cell emitting blue light, and a third discharge cell emitting green light, etc. may be formed between the front substrate 101 and the rear substrate 111.
Widths of the first, second, and third discharge cells may be substantially equal to one another. A width of at least one of the first, second, and third discharge cells may be different from widths of the other discharge cells. For example, the first discharge cell may have a minimum width and may be smaller than widths of the second and third discharge cells. The width of the second discharge cell may be substantially equal to or different from the width of the third discharge cell. Hence, a color temperature of a displayed image may be improved.
The barrier rib 112 may have various structures as well as the structure shown in
Each of the discharge cells partitioned by the barrier ribs 112 may be filled with a discharge gas.
A phosphor layer 114 may be formed inside the discharge cells to emit visible light for an image display during an address discharge. For example, first, second, and third phosphor layers that respectively produce red, blue, and green light may be formed inside the discharge cells.
A black layer (not shown) capable of absorbing external light may be further formed on the barrier rib 112 so as to prevent the external light from being reflected by the barrier rib 112. Further, another black layer (not shown) may be further formed at a predetermined location of the front substrate 101 corresponding to the barrier rib 112.
While the address electrode 113 may have a substantially constant width or thickness, a width or thickness of the address electrode 113 inside the discharge cell may be different from a width or thickness of the address electrode 113 outside the discharge cell. For example, a width or thickness of the address electrode 113 inside the discharge cell may be greater than a width or thickness of the address electrode 113 outside the discharge cell.
As shown in
The beads 310 may keep an interval between the front substrate 101 and the rear substrate 111 substantially constant and may prevent the front substrate 101 from colliding with the barrier ribs 112 of the rear substrate 111 during a drive of the panel 100. Hence, generation of noise may be reduced.
A material of the beads 310 is not particularly limited. The beads 310 may be formed of a material having enough strength to bear a pressure applied by the front substrate 101 and the rear substrate 111. It may be preferable that the beads 310 is not molted when the seal layer 300 is fired The beads 310 may be formed of metal, plastic, glass, silicon, etc. having a melting point equal to or higher than 500° C.
As shown in
More specifically, in fabrication of the plasma display panel 100, a seal material used to form the seal layer 300 is coated between the front substrate 101 and the rear substrate 111. Then, if a pressure is applied to the front substrate 101 or the rear substrate 111 before the seal material is cured, the front substrate 101 and the rear substrate 111 may out of alignment. However, a fixing device (not shown) such as a clip may be positioned at edges of the front substrate 101 and the rear substrate 111 to prevent the out of alignment until the seal material is cured.
While the fixing device may prevent the front substrate 101 and the rear substrate 111 to be out of alignment, the fixing device may increase a pressure applied to edges of the panel 100. Therefore, as shown in
On the other hand, in the present embodiment, because the beads 310 provided in the seal layer 300 support the front substrate 101 and the rear substrate 111, the seal layer 300 may be prevented from being excessively thin. Therefore, the noise generated in the drive of the plasma display panel 100 may be reduced.
As shown in
The seal layer 300 including the beads 310 may be positioned in an area where the upper dielectric layer 104 and the lower dielectric layer 115 overlap each other between the front substrate 101 and the rear substrate 111.
In
As shown in
A reason why the seal layer 300 is formed in the overlapping area between the upper dielectric layer 104 and the lower dielectric layer 115 will be described with reference to
As shown in
The second portion of the seal layer 300 may include a 2-1 portion contacting one of the front substrate 101 and the rear substrate 111 and a 2-2 portion contacting both the front substrate 101 and the rear substrate 111. In other words, the seal layer 300 between the front substrate 101 and the rear substrate 111 may be formed throughout an overlapping area P1 between the upper dielectric layer 104 and the lower dielectric layer 115, an area P2 in which one of the upper dielectric layer 104 and the lower dielectric layer 115 is omitted, and an area P3 in which both the upper dielectric layer 104 and the lower dielectric layer 115 are omitted.
In the seal layer 300, the first portion, the 2-1 portion, and the 2-2 portion may be formed in the area P1, the area P2, and the area P3, respectively.
It is assumed that the first, 2-1, and 2-2 portions include a first bead 310a, a second bead 310b, and a third bead 310c, respectively. It is assumed that diameters “g” of the first, second, and third beads 310a, 310b, and 310c are substantially equal to one another. It is assumed that even if a pressure is applied to the first second, and third beads 310a, 310b, and 310c, the fist, second, and third beads 310a, 310b, and 310c are not deformed and the diameters g are uniform It is assumed that a thickness of the upper dielectric layer 104 is t1 and a thickness of the lower dielectric layer 115 is t2.
Under the above assumptions, an interval between the upper dielectric layer 104 and the lower dielectric layer 115 may be determined as the diameter g of the first bead 310a. The second bead 310b may be spaced apart from the front substrate 101 by an interval t1. The third bead 310c may be spaced apart from the front substrate 101 by an interval (t1+t2).
If the first bead 310a is not provided in the first portion, as shown in
Considering the description of
When a length of the first portion of the seal layer 300 is longer than a length of the second portion in a direction crossing a travel direction of the seal layer 300, there is a great possibility that the beads 310 may be provided in the first portion.
If the seal layer 300 includes only the first portion as in
As shown in
A first interval L1, as shown in
As above, when the first interval L1 is less than the second interval L2, it may be easy to form the seal layer 300 in the overlapping area between the upper dielectric layer 104 and the lower dielectric layer 115.
For example, as shown in
On the other hand, as shown in
More specifically,
A microphone is installed at 1 m ahead of the plasma display panel, and then a magnitude of a noise generated when the plasma display panel is driven is measured.
The pad portion means an area of the electrode exposed to the outside of one of the front substrate and the rear substrate. In the pad portion, an external drive circuit is electrically connected to the electrodes of the panel.
In the
As shown in
When the ratio L1/W1 is 0.19 to 0.25, a generation state of noise is good.
When the ratio L1/W1 is 0.003 to 0.17, a generation state of noise is excellent. In this case, because the first interval L1 may be sufficiently short, it may be easy to limit a location of the seal layer 300 in the overlapping area between the upper dielectric layer and the lower dielectric layer as shown in
When the ratio L1/W1 is 0.003 to 0.0035 or 0.32, the first interval L1 may be excessively long or short If the first interval L1 is excessively less than the interval W1, the size of the pad portion may excessively increase. An increase in the size of the pad portion may cause an increase in the size of the plasma display panel, and thus the manufacturing cost may rise. If the first interval L1 is excessively greater than the interval W1, the size of the pad portion in which the drive circuit is connected to the electrodes of the panel may be excessively small. Hence, it may be difficult to smoothly connect the drive circuit to the electrodes.
When the ratio L1/W1 is 0.0042 to 0.005 or 0.29, the size of the pad portion is appropriate.
When the ratio L1/W1 is 0.0067 to 0.025, the size of the pad portion is very appropriate. In this case, an excessive increase in the size of the pad portion may be prevented because of the appropriate interval L1, and the drive circuit may be easily connected to the electrodes.
Considering the table shown in
More specifically,
As shown in
When the ratio L2/W2 is equal to or less than 0.98, a generation state of noise is good.
When the ratio L2/W2 is 0.42 to 0.92, a generation state of noise is excellent. In this case, because the second interval L2 may be sufficiently short, it may be easy to limit a location of the seal layer 300 in the overlapping area between the upper dielectric layer and the lower dielectric layer as shown in
When the ratio L2/W2 is 0.42 to 0.52, the second interval L2 may be excessively short. If the second interval L2 is excessively less than the interval W2, the size of the pad portion may excessively increase. An increase in the size of the pad portion may cause an increase in the size of the plasma display panel, and thus the manufacturing cost may rise.
When the ratio L2/W2 is 0.58 to 0.63, the size of the pad portion is appropriate.
When the ratio L2/W2 is 0.75 to 0.98, the size of the pad portion is very appropriate. In this case, an excessive increase in the size of the pad portion may be prevented because of the appropriate interval L2, and the drive circuit may be easily connected to the electrodes.
Considering the table shown in
As shown in
As described above, when the seal layer 300 is formed between the upper dielectric layer 104 and the lower dielectric layer 115, the generation of noise may be reduced. It may be preferable that a length of the upper dielectric layer 104 and a length of the lower dielectric layer 115 are long so that the seal layer 300 is formed between the upper dielectric layer 104 and the lower dielectric layer 115.
Because, as shown in
Accordingly, it may be preferable that the lower dielectric layer 115 protrudes further than the upper dielectric layer 104 in the first direction D1, and the upper dielectric layer 104 protrudes further than the lower dielectric layer 115 in the second direction D2, so that the seal layer 300 is formed between the upper dielectric layer 104 and the lower dielectric layer 115.
For this, it may be preferable that a length H of the lower dielectric layer 115, as shown in
As shown in (a) of
As shown in (b) of
Although it is not shown, protective layers may be formed on the unit dielectric layers 1530a, 1530b, and 1530c, respectively. The scan electrodes and the sustain electrodes may be formed between the unit dielectric layers 1530a, 1530b and 1530c and the unit substrates 1520a, 1520b and 1520c.
The unit substrates 1520a, 1520b and 1520c are called first, second, and third unit substrates 1520a, 1520b and 1520c, and the unit dielectric layers 1530a, 1530b and 1530c are called first, second, and third unit dielectric layers 1530a, 1530b and 1530c.
As shown in (c) of
In the second unit substrate 1520b positioned between the first and third unit substrates 1520a and 1520c, a length L20 of the second unit dielectric layer 1530b in a direction of a shorter side of the second unit substrate 1520b may be longer than length L10 and L30 of the first and third unit dielectric layers 1530a and 1530c in directions of shorter sides of the first and third unit substrates 1520a and 1520c through the process shown in (a) of
In this case, as described in detail in
Any reference in this specification to “one embodiment,” “an embodiment,” “example embodiment,” etc., means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of such phrases in various places in the specification are not necessarily all referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with any embodiment, it is submitted that it is within the purview of one skilled in the art to effect such feature, structure, or characteristic in connection with other ones of the embodiments.
Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0002280 | Jan 2008 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20080284682 | Oh et al. | Nov 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20090174328 A1 | Jul 2009 | US |