Claims
- 1. A wave generating circuit, comprising:a wave/control signal ROM for storing ROM data concerning a wave and its generation, wherein said wave/control signal ROM stores said ROM data split into basic period data that changes at intervals of a basic period and long period data that changes at intervals of a long period which is an integral multiple of said basic period; a ROM data reading circuit for consecutively reading said ROM data from said wave/control signal ROM; basic period data converting means for producing a wave on the basis of said basic period ROM data read by said ROM data reading circuit, said basic period data converting means converting said basic period data at said basic period intervals; and long period data converting means for producing a wave on the basis of said long period ROM data read by said ROM data reading circuit, said long period data converting means converting said long period data at said long period intervals.
- 2. A wave generating circuit according to claim 1, wherein a frequency by which said ROM data reading circuit reads said ROM data from said wave/control signal ROM during said long period is a sum of a value calculated by multiplying a frequency of reading said basic period data during said basic period by a ratio of said long period to said basic period and a frequency of reading said long period data during said long period.
- 3. A wave generating circuit according to claim 2, wherein:said wave/control signal ROM stores a portion of said ROM data corresponding to a smallest unit of a repetitive component of a wave, together with data indicating a start and end of said repetitive component and data representing a repetition frequency; and said ROM data reading circuit identifies said data indicating the start and end of said repetitive component and said data representing said repetition frequency, and repeats reading of said portion of said ROM data corresponding to said repetitive component.
- 4. A wave generating circuit according to claim 3, further comprising a start long period data memory circuit for storing said long period data at said start of said repetitive component.
- 5. A wave generating circuit according to claim 4, further comprising a repetition start phase judging circuit for judging if said start of said repetitive component is in phase with said long period data, and a repetition end phase judging circuit for judging if said end of said repetitive component is in phase with said long period data.
- 6. A wave generating circuit according to claim 5, wherein, in case either said start or end of said repetitive component is out of phase with said long period data, when said repetitive component returns from the end thereof to the start thereof during generation of a wave, said ROM data converting circuit continually generates the wave on the basis of data stored in said start long period data memory circuit.
- 7. A wave generating circuit according to claim 5, wherein, in case both said start and end of said repetitive component are out of phase with said long period data, when said repetitive component returns from the end thereof to the start thereof during generation of a wave, said ROM data converting circuit continually generates the wave on the basis of data stored in said start long period data memory circuit.
- 8. A wave generating circuit according to claim 6, wherein, when said repetitive component returns from the end thereof to the start thereof during generation of a wave, said ROM data reading circuit suspends reading of said ROM data from said wave/control signal ROM.
- 9. A planar matrix type display, comprising:a display panel including a plurality of cells that are selectively discharged to glow; a display data setting circuit for setting said plurality of cells to states associated with display data; a display glowing circuit for enabling said plurality of cells to glow according to said set states; and a wave generating circuit including: a wave/control signal ROM for storing ROM data concerning a wave and its generation; wherein said wave/control signal ROM stores said ROM data with the data split into basic period data that changes at intervals of a basic period and long period data tat changes at intervals of a long period which is an integral multiple of said basic period; a ROM data reading circuit for consecutively reading said ROM data from said wave/control signal ROM; basic period data converting means for producing a wave on the basis of said basic period ROM data read by said ROM data reading circuit, said basic period data converting means converting said basic period data at said basic period intervals; and long period data converting means for producing a wave on the basis of said long period ROM data read by said ROM data reading circuit, said long period data converting means converting said long period data at said long period intervals; wherein said planar matrix type display further includes said wave generating circuit as a driving wave generating circuit for generating a driving control signal to be supplied to said display data setting circuit and said display glowing circuit.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-015198 |
Jan 1996 |
JP |
|
8-015489 |
Jan 1996 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 08/661,065, filed Jun. 10, 1996 now U.S. Pat. No. 6,002,381.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 121 070 |
Oct 1984 |
EP |
0 576 125 |
Dec 1993 |
EP |
2 102 178 |
Jan 1983 |
GB |
4-284491 |
Oct 1992 |
JP |