1. Field of the Invention
The present invention relates to a phase-locked loop (PLL) circuit and in particular, to a PLL circuit including a voltage-controlled oscillator (VCO) wherein a voltage-current conversion circuit is used.
2. Description of Related Art
PLL has since been often used for the purpose of controlling a frequency of communications equipment such as a mobile phone, wireless equipment, and so forth.
The phase frequency detector compares phase of the reference clock signal IN with phase of a feedback signal FD, that is, a feedback signal of the voltage-controlled oscillator 5, a frequency thereof being divided by the frequency divider 6, thereby outputting a phase error. The charge pump circuit is activated according to the phase error, and the low-pass filter 4 extracts a d-c component of a signal outputted from the charge pump circuit 3, thereby outputting a control voltage VC. An oscillation frequency is controlled by the control voltage VC such that the reference clock signal IN coincides in frequency with the feedback signal FD, whereupon a clock signal OUT having a frequency obtained by multiplying the frequency of the reference clock signal is obtained from the voltage-controlled oscillator 5. Further, a current generation circuit (ISRC) 7 generates a free-running current IFREE, thereby supplying the free-running current IFREE to the voltage-controlled oscillator 5.
The voltage-current conversion circuit, and the current-controlled oscillation circuit make up the voltage-controlled oscillator, and current sensitivity of each of the circuits undergoes variation due to variations in process, variations in power supply voltage, and variations in temperature. The variation of the current sensitivity brings about variation in the oscillation frequency of the voltage-controlled oscillator VCO.
In Patent document 2 (Japanese Patent Application Laid Open No. 2007-60588), there has been disclosed a technology whereby a voltage-current conversion circuit is provided with a variable resistance circuit for determining a control current, and a variable resistance value of the variable resistance circuit is adjusted according to variations in process, to thereby obtain a control current unaffected by the variations in process.
Referring to
Because the NMOS transistor MN1 whose gate terminal connects the control voltage VC will operate in weak inversion region where the control voltage VC is low, the volt-ampere characteristic will indicate nonlinearity as shown in
However, it is well known that with the voltage-current conversion circuit 51, the current sensitivity thereof undergoes variation due to variations in process, variations in power supply voltage, variations in temperature, and so forth, as described in the foregoing. Accordingly, as shown in
As an exemplary aspect of the present invention, a Phase Lock Loop (PLL) circuit includes a voltage-controlled oscillator. The voltage-controlled oscillator includes a voltage-current conversion circuit and a current-controlled oscillation circuit. The voltage-current conversion circuit includes an input transistor having a gate terminal connecting a control voltage, a first transistor connected in series to the input transistor, a second transistor connected in current-mirror to the first transistor, to generate a control current, and a current source connected in parallel to the first transistor. The current-controlled oscillation circuit oscillates at a frequency according to the control current.
An amount of current flowing through the input transistor represents the sum of an amount of the current flowing through the first transistor, and an amount of the current fed by the current source. Since the current source is provided, and the current therefrom is forced to flow to the input transistor, a current amount is reduced to the extent of an amount of the current flowing through the first transistor. Accordingly, the control current outputted from the second transistor represents the difference when the amount of the current fed by the current source is subtracted from the amount of the current flowing through the input transistor, so that it is possible to cut off a portion of the volt-ampere characteristic, indicating nonlinearity.
The exemplary aspect of the present invention can provide a voltage current conversion circuit wherein variation in gain is checked by cutting off a portion of the volt-ampere characteristic, indicating nonlinearity. It is therefore possible to obtain a PLL circuit capable of carrying out stable operation.
The above and other exemplary aspects, advantages and features of the present invention will be more apparent from the following description of certain exemplary embodiments taken in conjunction with the accompanying drawings, in which:
The current IB is generated by a current generation circuit 14 shown in
Next, operation of the voltage-current conversion circuit 11 is described hereinafter with reference to
Upon application of the control voltage VC to the NMOS transistor N1, a current I1 flows thereto. The current source 13 outputs the current IB so as to flow to the drain of the NMOS transistor N1. Because the NMOS transistor N1 operates in weak inversion region where the control voltage VC is low, and the current IB is forcibly fed from the current source 13, a current I2 is not generated in the PMOS transistor P1. Thus, the control current Iout is not outputted.
When the voltage value of the control voltage VC further increases to thereby cause the NMOS transistor MN1 to operate in strong inversion region, potential at point A falls. Thus, the PMOS transistor P1 is turned ON, and the current I2 starts flowing, whereupon the control current Iout corresponding to the current I2 is outputted from the PMOS transistor P2. However, the PMOS transistor P3 keeps flowing the current IB, so that the current I2 flowing through the PMOS transistor P1 corresponds to the difference when the current IB is subtracted from the current I1 flowing through the NMOS transistor N1.
Thus, during the NMOS transistor N1 operating in the weak inversion region, the control current Iout is not outputted. On the other hand, during the NMOS transistor N1 operating in the strong inversion region, the control current Iout is outputted. Accordingly, a portion of the control current Iout, where the volt-ampere characteristic in the region of a low control voltage VC indicates nonlinearity, is cut off, so that the voltage-current conversion circuit 11 can give only a portion of the control current Iout, where the volt-ampere characteristic in the region of the low control voltage VC indicates linearity, to the current-controlled oscillation circuit 12. Thus, the voltage-current conversion circuit having reduced variation in gain can be acquired, thereby enabling a PLL circuit stable in operation to be provided.
The resistor Rfix of the current generation circuit 14 shown in
Further, if a region of the volt-ampere characteristic in the region where the control voltage is low VC, indicating nonlinearity, is cut off, this will suffice, so that a large current is not required of the current IB. For example, if the current IB is substantially equivalent to the drain current flowing through the NMOS transistor N1 when the threshold voltage of the NMOS transistor N1 is delivered to the gate of the NMOS transistor N1, this will suffice. Furthermore, a precise current value is not required of the current IB either. Accordingly, it is possible use the current IB in common with the free-running current IFREE of the current-controlled oscillation circuit 12.
Still further, with the present exemplary embodiment, the free-running current IFREE is fed to the current-controlled oscillation circuit 12. By so doing, it is possible to carry out a stable oscillation operation at a predetermined frequency according to the free-running current IFREE even in a region where the control current Iout becomes zero.
Next, a second exemplary embodiment of the invention is described hereinafter with reference to
A voltage-controlled oscillator 100 according to the exemplary embodiment comprises a current-controlled oscillation circuit (ICO) 120, and a voltage-current conversion circuit 110 for feeding control currents ICP, ICN, respectively, to the current-controlled oscillation circuit 120.
In contrast to the voltage-current conversion circuit 11 shown in
With the present exemplary embodiment as well, the current IB is forcibly fed from the current source 13, so that it is possible to cur off a portion of each of the control currents ICP, ICN, where the volt-ampere characteristic indicates nonlinearity. With such a configuration as described, the respective control currents ICP, ICN, less in variation of gain, can be fed to the ring oscillator composed of the differential delay circuits.
Thus, the exemplary embodiments of the present invention can provide a voltage current conversion circuit wherein variation in gain is checked by cutting off a region of the volt-ampere characteristic, indicating nonlinearity. In addition, the exemplary embodiments of the present invention have an advantageous effect in that there is not much increase in circuit scale because the present invention is accomplished by simple addition of a configuration for the purpose of allowing flow of a current to be subtracted.
Further, forming the resistor of the current generation circuit and the resistor of the voltage-current conversion circuit by use of the same kind of element can adjust an amount of the current to be subtracted according to voltage sensitivity. As a result, the application range of the control current can be expanded.
It is to be pointed out that the present invention be not limited to those exemplary embodiments described in the foregoing and that changes and variations may be made in the invention without departing from the spirit or scope thereof.
Further, it is noted that Applicant's intent is to encompass equivalents of all claim elements, even if amended later during prosecution.
| Number | Date | Country | Kind |
|---|---|---|---|
| 2008/018977 | Jan 2008 | JP | national |