This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2008-200487, filed on Aug. 4, 2008; the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a phase locked loop (PLL) circuit.
2. Description of the Related Art
In a PLL circuit, a voltage-controlled oscillation circuit (VCO circuit) outputs a clock of a desired frequency based on a control voltage signal from a low-pass filter at a pre-stage. An oscillation frequency range of the VCO circuit is proportional to a VCO gain (an oscillation frequency change ratio of the VCO circuit vs a voltage change ratio of the control voltage signal). When the VCO gain is large, the oscillation frequency range is large and, when the VCO gain is small, the oscillation frequency range is small.
In the PLL circuit, when noise occurs in the control voltage signal from the low-pass filter at the pre-stage, jitter appears in an output clock. When noise occurs in the control voltage signal, noise also rides on the oscillation frequency of the VCO circuit in proportion to the VCO gain. Therefore, when the VCO gain is large, the jitter of the output clock is large and, when the VCO gain is small, the jitter is small.
In an apparatus in which an output clock of a PLL circuit is used for a clock of an internal circuit, when the internal circuit is actuated at high speed and high accuracy, jitter needs to be small in the output clock of the PLL circuit. Therefore, conventionally, a technology for reducing jitter of an output clock while maintaining a wide oscillation frequency range of a VCO circuit is proposed (see, for example, JP-A H9-270704 (KOKAI) and JP-A 2003-168975 (KOKAI)).
JP-A H9-270704 (KOKAI) discloses a phase-locked circuit in which a circuit (having a large VCO gain) for roughly adjusting an oscillation frequency of a VCO circuit and a circuit (having a small VCO gain) for finely adjusting the oscillation frequency are provided. First, the phase-locked circuit adjusts an oscillation frequency to a certain degree through the rough adjustment and, then, finely adjusts the oscillation frequency through the fine adjustment. However, the PLL circuit is complicated and it is troublesome to set and control a frequency range in the fine adjustment.
JP-A 2003-168975 (KOKAI) discloses a PLL circuit including, as a VCO circuit, a two-control input type VCO circuit having a frequency rough adjustment control terminal with high gain and a frequency fine adjustment control terminal with low gain. The PLL circuit sets a VCO gain high in a low frequency band and sets the VCO gain low in a high frequency band. However, in this configuration, a circuit for increasing a DC gain of the VCO circuit is necessary. Therefore, as in JP-A H9-270704 (KOKAI), the PLL circuit is complicated.
According to one aspect of the present invention, a PLL circuit includes a phase-frequency comparing circuit that outputs a phase frequency difference signal having pulse width corresponding to a phase frequency difference between a reference clock and a feedback clock generated from an output clock; a charge pump circuit that supplies an electric current corresponding to the pulse width of the phase frequency difference signal; a first low-pass filter that converts an electric current from the charge pump circuit into a first control voltage signal; and a voltage-controlled oscillation circuit that generates the output clock having a frequency corresponding to potential of the first control voltage signal input from the first low-pass filter, using a ring oscillator in which M delay circuits having delay times changing according to a control voltage input to a control terminal are connected in a ring shape, wherein the voltage-controlled oscillation circuit includes a second low-pass filter that extracts a second control voltage signal in a low frequency band from the first control voltage signal, and the first control voltage signal is input to the control terminals of m (m<M) delay circuits among the M delay circuits and the second control voltage signal is input to the control terminals of (M−m) delay circuits, in the ring oscillator.
According to another aspect of the present invention, a PLL circuit includes a phase-frequency comparing circuit that outputs a phase frequency difference signal having pulse width corresponding to a phase frequency difference between a reference clock and a feedback clock generated from an output clock; a charge pump circuit that supplies an electric current corresponding to the pulse width of the phase frequency difference signal; a first low-pass filter that converts an electric current from the charge pump circuit into a first control voltage signal; and a voltage-controlled oscillation circuit that generates the output clock having a frequency corresponding to potential of the first control voltage signal input from the first low-pass filter, using a ring oscillator in which M delay circuits having delay times changing according to a control voltage input to a control terminal are connected in a ring shape, wherein the first low-pass filter outputs, besides the first control voltage signal, a second control voltage signal in a frequency band lower than the first control voltage signal to the voltage-controlled oscillation circuit, and the first control voltage signal is input to the control terminals of m (m<M) delay circuits among the M delay circuits and the second control voltage signal is input to the control terminals of (M−m) delay circuits, in the ring oscillator.
According to still another aspect of the present invention, a PLL circuit includes a phase-frequency comparing circuit that outputs a phase frequency difference signal having pulse width corresponding to a phase frequency difference between a reference clock and a feedback clock generated from an output clock; a charge pump circuit that supplies an electric current corresponding to the pulse width of the phase frequency difference signal; a first low-pass filter that converts an electric current from the charge pump circuit into a first control voltage signal; and a voltage-controlled oscillation circuit that generates the output clock having a frequency corresponding to potential of the first control voltage signal input from the first low-pass filter, using an LC resonator including an inductor and a variable capacitance element having a capacitance value changing according to an input control voltage, wherein the first low-pass filter outputs, besides the first control voltage signal, a second control voltage signal in a frequency band lower than the first control voltage signal to the voltage-controlled oscillation circuit, and the variable capacitance element includes a first variable capacitance element to which the first control voltage signal is input and a second variable capacitance element to which the second control voltage signal is input.
Exemplary embodiments of the PLL circuit according to the present invention will be explained in detail below with reference to the accompanying drawings. The present invention is not limited to the following embodiments.
A reference clock REFCLK is input to one input terminal of the PFD circuit 1 from the outside. A feedback clock FBCLK is input to the other input terminal from the frequency dividing circuit 5. The feedback clock FBCLK is a clock signal obtained by dividing an output clock CLKOUT generated by the VCO circuit 4a by N.
The PFD circuit 1 compares phases and frequencies of the reference clock REFCLK and the feedback flock FBCLK. The PFD circuit 1 outputs an up signal UP to the charge pump circuit 2 when, as a result of the comparison, the phase of the reference clock REFCLK advances and when the frequency of the reference clock REFCLK is high. Conversely, the PFD circuit 1 outputs a down signal DN to the charge pump circuit 2 when the phase of the reference clock REFCLK delays and when the frequency of the reference clock REFCLK is low. The PFD circuit 1 activates the up signal UP and the down signal DN for time proportional to a detected phase difference and a detected frequency difference.
In the charge pump circuit 2, a current source 2a, switches 2b and 2c, and a current source 2d are arranged in series in this order from a circuit power supply VDD side between the circuit power supply VDD and a circuit ground. The switch 2b performs opening and closing operation according to presence or absence of input of the up signal UP from the PFD circuit 1. The switch 2c performs opening and closing operation according to presence or absence of input of the down signal DN from the PFD circuit 1. A connection end of the switches 2b and 2c is connected to a control input terminal of the VCO circuit 4a via a connection line 6 that passes through an LPF 3.
In the LPF 3, a series circuit including a resistive element (having a resistance value R0) 3a and a capacitive element (having a capacitance value C0) 3b and a capacitive element (having a capacitance value C1) 3c are arranged in parallel between the connection line 6 and the circuit ground. A magnitude relation of the capacitance values between the capacitive elements 3b and 3c is C0>C1. The capacitive element 3c is provided for the purpose of removing a switching noise component. In some case, the capacitive element 3c is not used.
In the configuration of the charge pump circuit 2 and the LPF 3 explained above, when the switch 2b of the charge pump circuit 2 performs closing operation for a period in which the up signal UP is active, the capacitive elements 3b and 3c of the LPF 3 are charged by the current source 2a and the potential of the connection line 6 rises. Conversely, when the switch 2c of the charge pump circuit 2 performs closing operation for a period in which the down signal DN is active, charges charged in the capacitive elements 3b and 3c of the LPF 3 are discharged to the circuit ground through the current source 2d and the potential of the connection line 6 falls. A high frequency component included in a voltage signal appearing in the connection line 6 is removed by the LPF 3 (the series circuit of the resistive element 3a and the capacitive element 3b) and input to the control input terminal of the VCO circuit 4a as a control voltage signal VCTRL.
When the LPF 3 includes only the series circuit of the resistive element 3a and the capacitive element 3b, the control voltage signal VCTRL is represented by Formula (1) below. In Formula (1), Icp represents a current value of the current sources 2a and 2d in the charge pump circuit 2.
A non-inverting input terminal (+) of the OP amplifier 8 is connected to the connection end of the switches 2b and 2c of the charge pump circuit 2. A capacitive element 7 (having a capacitance value C0) is connected between the non-inverting input terminal (+) of the OP amplifier 8 and the circuit ground. An inverting input terminal (−) of the OP amplifier 8 is connected to an output terminal. The output terminal of the OP amplifier 8 is connected to the control input terminal of the VCO circuit 4a via a connection end of the switches 9b and 9c of the charge pump circuit 9. The OP amplifier 8 of this voltage follower configuration realizes the function of the resistive element 3a in the LPF 3 shown in
The VCO circuit 4a is a VCO circuit according to the first embodiment. However, basic operation thereof is the same as that in a conventional technology. When the potential of the control voltage signal VCTRL from the LPF 3 is high, the VCO circuit 4a oscillates at a high frequency. When the potential of the control voltage signal VCTRL is low, the VCO circuit 4a oscillates at a low frequency.
The output clock CLKOUT of a certain frequency generated by the VCO circuit 4a according to the potential of the control voltage signal VCTRL in this way is divided by N in the frequency dividing circuit 5 and given to the PFD circuit 1 as the feedback clock FBCLK. According to this feedback loop, the control voltage signal VCTRL of a moderate voltage value is input to the VCO circuit 4a and the VCO circuit 4a outputs the clock CLKOUT of a desired frequency. As a result of comparison of phases and frequencies between the reference clock REFCLK and the feedback clock FBCLK in the PFD circuit 1, the output clock CLKOUT at lock time when the phases and the frequencies are stably the same has a substantially fixed frequency (N times as large as that of the reference clock REFCLK).
The VCO circuit 4a according to this embodiment is a ring oscillator type in which a plurality of delay circuits are connected in a ring shape. The delay circuits include CMOS inverter circuits or differential pair MOS transistors. In both the cases, the delay circuits have control terminals to which a control voltage for designating delay time is input. As a configuration of internal circuits, there are a type that operates directly in response to the control voltage input to the control terminals (a voltage dependent type) and a type that operates by converting the control voltage input to the control terminals into an electric current (a current dependent type).
One of characteristic differences between the ring oscillator including the CMOS inverter circuits and the ring oscillator including the differential pair MOS transistors is that the number of connections is only an odd number in the former ring oscillator but the number of connections is an odd number or an even number in the latter ring oscillator. In the first embodiment, the ring oscillator including the CMOS inverter circuits having a simple configuration, explanation of which is simple, is explained as an example. Naturally, the explanation can also be applied to the ring oscillator including the differential pair MOS transistors.
In the ring oscillator 11, for example, three delay circuits 11a, 11b, and 11c are connected in a ring shape. In each of the delay circuits 11a, 11b, an 11c, when an input voltage value to control terminals or a current value corresponding to the input voltage value is high, delay time is large, and when the input voltage value or the current value is low, the delay time is small. The LPF 12 extracts a control voltage signal VCTRL2 in a low frequency band from the control voltage signal VCTRL and outputs the control voltage signal VCTRL2. A specific example of a configuration of the ring oscillator 1 is explained later (
In
In the VCO circuit of the general ring oscillator configuration, the control voltage signal VCTRL is given in common to the control terminals of all the delay circuits such that delay time is the same in the delay circuits. However, in the first embodiment, the control voltage signal VCTRL is given to a part of all the delay circuits and the control voltage signal VCTRL2 is given to the remaining delay circuits such that delay time can be changed according to a band of a frequency component included in the control voltage signal VCTRL. Consequently, in the VCO circuit 4a, an oscillation frequency by a DC component of the control voltage signal VCTRL input from the LPF 3 can be changed according to the band of the frequency component included in the control voltage signal VCTRL. Therefore, an AC gain of VCO can be easily adjusted.
As shown in
The VCO gain obtained when the frequency component included in the control voltage signal VCTRL changes at a frequency higher than the band f_BW of the LPF 12 is Kvco_DC/3 in the configuration shown in
Therefore, in the VCO circuit 4a, even if noise rides on the control voltage signal VCTRL, a VCO gain is small on a frequency side higher than a band of the added LPF 12. Therefore, jitter of a high frequency appearing in the output clock CLKOUT can be reduced.
When the noise riding on the control voltage signal VCTRL is in a frequency domain lower than a loop band of the PLL circuit, a feedback control system of the PLL circuit can follow the frequency domain. Therefore, jitter of the output clock CLKOUT by the noise riding on the control voltage signal VCTRL is suppressed. In these cases, the VCO gain in the low frequency domain is as high as that obtained in the VCO circuit of the general ring oscillator configuration. Therefore, an oscillation frequency range is kept wide in the VCO circuit 4a.
In the VCO circuit 4a explained with reference to
In
The control voltage signal VCTRL from the LPF 3 is input to the gate terminal of the NMOS transistor Q31 corresponding to the CMOS inverter circuit (Q11, Q21). The control voltage signal VCTRL2 from the LPF 12 is input to the gate terminals of the NMOS transistors Q32 and Q33 corresponding to the CMOS inverter circuit (Q12, Q22) and (Q13, Q23).
In the ring oscillator shown in
However, in the ring oscillator shown in
In
In a ring oscillator shown in
In the current mirror circuit (Q41, Q42), a drain terminal of a PMOS transistor Q42 on the other end side is connected to one end side of the CMOS inverter circuit (Q11, Q21). The control voltage signal VCTRL is input to a gate terminal of an NMOS transistor Q43 arranged between a drain terminal of a diode-connected PMOS transistor Q41 on the same other end side and the circuit ground. Consequently, a mirror current corresponding to a voltage value of the control voltage signal VCTRL is supplied from the drain terminal of the PMOS transistor Q42 to one end side of the CMOS inverter circuit (Q11, Q21). Delay time of the CMOS inverter circuit (Q11, Q21) is changed to increase or decrease according to a mirror current value.
In the current mirror circuit (Q51, Q52), a drain terminal of a PMOS transistor Q51 on the other end side is connected to the one end sides of the CMOS inverter circuits (Q12, Q22) and (Q13, Q23). The control voltage signal VCTRL2 is input to a gate terminal of an NMOS transistor Q53 arranged between a drain terminal of a diode-connected PMOS transistor Q52 on the same other end and the circuit ground. Consequently, a mirror current corresponding to a voltage value of the control voltage signal VCTRL2 is supplied from the drain terminal of the PMOS transistor Q51 to the one end sides of the CMOS inverter circuits (Q12, Q22) and (Q13, Q23). Delay times of the CMOS inverter circuits (Q12, Q22) and (Q13, Q23) are changed to increase or decrease according to a mirror current value.
As explained above, according to the first embodiment, it is possible to obtain a PLL circuit that can reduce, with a simple circuit configuration and without requiring complicated control, jitter of an output clock while maintaining a wide oscillation frequency range of a VCO circuit.
As shown in
A band of a frequency component included in the control voltage signal VLFC is a band lower than the band of the frequency component included in the control voltage signal VCTRL. When the LPF 3 has the configuration shown in
Configuration of the VCO Circuit 4b according to the Second Embodiment
The ring oscillators having the configurations shown in
A frequency band of the control voltage signal VLFC is a band lower than the frequency band of the control voltage signal VCTRL. Therefore, a VCO gain of the VCO circuit 4b has a characteristic same as that of the VCO circuit 4a. A VCO gain obtained when the frequency component included in the control voltage signal VCTRL changes at a frequency lower than the frequency band of the control voltage signal VLFC is Kvco_DC.
A VCO gain obtained when the frequency component included in the control voltage signal VCTRL changes at a frequency higher than the frequency band of the control voltage signal VLFC is Kvco_DC/3 in the configuration shown in
Therefore, in the VCO circuit 4b, even if noise rides on the control voltage signal VCTRL, a VCO gain is small on a frequency side higher than the frequency band of the control voltage signal VLFC. Therefore, jitter of a high frequency appearing in the output clock CLKOUT can be reduced.
As explained above, according to the second embodiment, it is possible to obtain actions and effects same as those in the first embodiment. In addition, because a VCO circuit can be configured by only a ring oscillator, it is possible to further realize simplification of the VCO circuit than that in the first embodiment.
As shown in
With the configuration shown in
According to the third embodiment, it is possible to effectively use a noise suppressing function by a feedback system of a PLL circuit by setting the frequency band for reducing the VCO gain to ⅓ in a domain lower than loop band width of the PLL circuit.
As shown in
In the example shown in
The inductors Ln and Lp and the varactors Cn0, Cn1, Cp0, and Cp1 configure an LC tank circuit. When capacitance values of the varactors Cn0, Cn1, Cp0, and Cp1 change and an impedance value of the LC tank circuit changes according to a control voltage signal input to the other end sides of the varactors Cn0, Cn1, Cp0, and Cp1, the inductors Ln and Lp and the varactors Cn0, Cn1, Cp0, and Cp1 change an oscillation frequency. The MOS transistors MN and MP connected to intersect each other function as negative resistance elements that cancel resistance losses that occur in the inductors Ln and Lp.
In a general LC resonator, one varactor is provided for the inductor Ln and one varactor is provided for the inductor Lp. A common control voltage signal is input to the varactors. When two varactors are provided for the inductor Ln and two varactors are provided for the inductor Lp, a common control voltage signal is input to the varactors of one inductor. The varactors of the other inductor are connected to the circuit ground.
In the fourth embodiment, as shown in
When the same control voltage signal is input to the other end sides of the varactors Cn0, Cn1, Cp0, and Cp1, capacitance values of the varactors Cn0 and Cp0 are equally represented as C_dc and capacitance values of the varactors cn1 and Cp1 are equally represented as mxC_dc. “m” is a positive integer. A VCO gain of the VCO circuit 4d obtained when the control voltage signal VCTRL is input in common to the other end sides of the varactors Cn0, Cn1, Cp0, and Cp1 is represented as Kvco_DC2. Kvco_DC2 corresponds to Kvco_DC shown in
As shown in
As explained above, according to the fourth embodiment, when the LC resonator type VCO circuit is used, the original control voltage signal VCTRL and the control voltage signal VLFC in the frequency band lower than the control voltage signal VCTRL are input from the LPF at the pre-stage to change capacitance values of the varactors with the control voltage signals, respectively. Therefore, a VCO gain obtained when the control voltage signal VCTRL changes at a frequency higher than the frequency band of the control voltage signal VLFC can be reduced to m/(m+1). As in the first to third embodiments, it is possible to obtain a PLL circuit that can reduce jitter of an output clock.
As shown in
With the configuration shown in
According to the fifth embodiment, as in the third embodiment, it is possible to effectively use a noise suppressing function by a feedback system of a PLL circuit by setting a frequency band for reducing an AC VCO gain in a domain lower than loop band width of the PLL circuit.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2008-200487 | Aug 2008 | JP | national |