Patent Abstracts of Japan, 61-184924, Aug. 18, 1986. |
Patent Abstracts of Japan, 9-200050, Jul. 31, 1997. |
Daniel W. Lewis, “A Fault-Tolerant Clock Using Standby Sparing”, The Ninth Annual International Symposium On Fault-Tolerant Computing, Digest of Papers, IEEE, 1979, pp. 33-39, XP-00100 2915. |
“Glitchless Oscillator Switch For High Reliability”, IBM Technical Disclosure Bulletin, IBM Corp. New York, vol. 34, No. 2, Jul. 1, 1991, pp. 55-58, XP-000210563. |
“Integratable Loss-Of-Oscillator Circuit For Use With Standby Sparing In Conjunction With Phase-Locked Loop Buffering Of System Oscillator”, IBM Technical Disclosure Bulletin, IBM Corp. New York, vol. 35, No. 4A, Sep. 1, 1992, pp. 406-409, XP-000314814. |
D. Neperud, “Control Network To Prevent Railing Of PLL With Loss Of Reference Frequency”, Motorola Technical Developments, Motorola Inc., Schaumburg, Illinois, vol. 28, Aug. 1, 1996, pp. 1-2, XP-000638400. |