The invention relates to a Phase Locked Loop (PLL) comprising a frequency detector including an unbalanced quadricorrelator.
PLL circuits are widely used in modern communication circuits for tuning receivers. Normally a PLL comprises a voltage-controlled oscillator (VCO), a frequency control loop having a frequency detector and a phase control loop including a phase detector. When the incoming signal in the PLL is a high-speed Non Return to Zero (NRZ) random signal, phase detectors and frequency detectors have the difficult task to work on random transitions of the incoming signal. PLLs using NRZ signals are often called data and clock recovery circuits (DCR). Between transitions the phase and frequency detectors should maintain the phase error and frequency error information such that the voltage controlled oscillator is not pulled away from lock when transitions are missing.
A known implementation of the frequency detector is the quadricorrelator concept as in “Digital Logic Implementation of Quadricorrelators for Frequency detectors”, by C. G. Yoon, S. Y. Lee and C. W. Lee, IEEE Proc. of 37th MidWest Symposium on Circuits and Systems, 1994, pp. 757-760. A model for an unbalanced digital quadricorrelator is an unbalanced analog quadricorrelator as shown in
It is therefore an object of this invention to mitigate at least some of the above mentioned problems.
In accordance with the invention this is achieved in a device as described in the first paragraph being characterized in that the quadricorrelator comprises a frequency detector including double edge clocked bi-stable circuits coupled to a first multiplexer and to a second multiplexer being controlled by a signal having a same bitrate as the incoming signal, and a phase detector controlled by a first signal pair provided by the first multiplexer and by a second signal pair provided by the second multiplexer. According to the invention, the input information is read on both the rising and falling edges of the clock signal, meaning that the input information is read every half period of the clock i.e. at Tbit rate. This feature could be implemented either having a direct coupling between the clock signal and bi-stable circuits or using intermediate signals obtained during processing input signal having the same Tbit. This means that bi-stable circuits could be combined with combinatorial circuits having a control input e.g. multiplexers for working at Tbit speed. Furthermore, the phase detector comprises a double edge bi-stable circuit and therefore it preserves the Tbit speed. It is further observed that a delay of a signal through one bi-stable circuit is expected to be less that a delay through three layers of combinatorial circuits as used in the prior-art.
In an embodiment of the invention the frequency detector comprises a first pair of double edge clocked bi-stable circuits coupled to the first multiplexer and a second pair of double edge clocked bi-stable circuits coupled to the second multiplexer, which first and second pairs are supplied by mutually quadrature phase shifted signals, respectively, to provide the first signal pair and the second signal pair indicative for a phase difference between the incoming signal and mutually quadrature phase shifted signals. The first multiplexer and the second multiplexer provide a first signal and a second signal indicative for a phase difference between the incoming signal and mutually quadrature phase shifted signals. The mutually quadrature phase shifted signals are generated by a voltage controlled oscillator. In many applications as optical networking a clock recovery is necessary especially when the clock information in missing from the input signal as in Non Return to Zero (NRZ) signals. Furthermore, clock recovery circuits, which are in fact PLLs having a quadrature voltage-controlled oscillator providing quadrature signals i.e. mutually shifted with 45 degrees. PLLs also have a phase detector and a frequency detector. The outputs of the multiplexers are updated only on the transitions of the incoming signal maintaining the same error at the output between transitions. The phase difference between the incoming signal and quadrature clock signals is transformed in a positive or negative quantified signal. When this signal is positive the clock increases its phase and for negative signals, the clock decreases its phase.
In another embodiment of the invention the phase detector comprises a D flip-flop receiving the first signal pair and being clocked by the second signal pair, the second signal pair being inputted to respective gates of a first transistor pair for determining a state ON or OFF of a current through said first transistor pair. The current through the first transistor pair biases a second transistor pair, the second transistors pair receiving the first signal pair and generating an output signal indicative for a frequency error between the incoming data signal and Clock signals. According to the second signals pair, the current can flow in the source of the first transistors or can be dumped to Vcc. In equilibrium, a differential output of the frequency detector is zero.
The above and other features and advantages of the invention will be apparent from the following description of the exemplary embodiments of the invention with reference to the accompanying drawings, in which:
The combination latch-multiplexer performs as a latch clocked on both transitions of the incoming signal D. The incoming signal D transitions are sampled by the two quadrature signals CKQ and CKI at Tbit rate. The outputs of the multiplexers are updated only on the incoming signal D transitions keeping the same error at the output between transitions. The second signal pair PI,
As shown in
The equilibrium position for the signals I and Q can be represented with the rotating wheel analogy as shown in
When the clock is too slow as shown in
When the clock is too fast, the pair of the two quadrature signals I and Q rotate clockwise with an angular frequency equal to the frequency difference Δω and the derivative of the signal I falling in top of signal Q with 180° phase difference signal generating an error signal.
Once the frequency lock is acquired the output of the frequency detector provides a zero DC signal at the output such that the VCO keeps the frequency information.
It is remarked that the scope of protection of the invention is not restricted to the embodiments described herein. Neither is the scope of protection of the invention restricted by the reference numerals in the claims. The word ‘comprising’ does not exclude other parts than those mentioned in the claims. The word ‘a(n)’ preceding an element does not exclude a plurality of those elements. Means forming part of the invention may both be implemented in the form of dedicated hardware or in the form of a programmed purpose processor. The invention resides in each new feature or combination of features. Throughout the description it was assumed that the signals L Q and F are binary signals having an ON state represented by a +1 value and an OFF state represented by a −1 value.
Number | Date | Country | Kind |
---|---|---|---|
02079609 | Nov 2002 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB03/04462 | 10/8/2003 | WO | 00 | 4/27/2005 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2004/042927 | 5/21/2004 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5734301 | Lee et al. | Mar 1998 | A |
5757857 | Buchwald | May 1998 | A |
6081572 | Filip | Jun 2000 | A |
6125158 | Carson et al. | Sep 2000 | A |
6218907 | Tamaki et al. | Apr 2001 | B1 |
6320406 | Morgan et al. | Nov 2001 | B1 |
6496555 | Soda | Dec 2002 | B1 |
6853696 | Moser et al. | Feb 2005 | B1 |
7409027 | Sudjian | Aug 2008 | B1 |
Number | Date | Country |
---|---|---|
6-216766 | Aug 1994 | JP |
11-308097 | Nov 1999 | JP |
2000-124801 | Apr 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20060050829 A1 | Mar 2006 | US |