Claims
- 1. A multi-microprocessor apparatus comprising in combination:
- a plurality of central processing units to receive and process data signals, said plurality of central processing units arranged in parallel with one another, each of said plurality of central processing units respectively including a means for synchronizing which is operatively connected thereto to synchronize the flow of data and signals through each central processing unit, said synchronizing means synchronizing each of said central processing units to a common clock reference,
- a plurality of local memory units respectively connected to said plurality of central processing units, each of said plurality of local memory units storing data, instruction and control signals, each central processing unit of said plurality of central processing units communicating only with its local memory unit of said plurality of local memory units, and,
- a means for a common memory coupled directly to each of said plurality of central processing units, said common memory means providing data, instruction and control signals to each central processing unit of said plurality of central processing units, the communications between each of said plurality of central processing units and said common memory means being synchronized by its respective synchronizing means wherein access thereto requires only a single clock interval.
- 2. A multi-microprocessor apparatus as described in claim 1 further including an input/output means respectively coupled to each of said plurality of central processing units for communicating therewith and between.
- 3. A multi-microprocessor apparatus as described in claim 1 wherein each of said plurality of central processing units communicates with said common memory unit in a random manner which is dependent upon the availability of the common memory unit.
- 4. A multi-microprocessor apparatus as described in claim 2 wherein each of said plurality of central processing units requires only one clock interval to access and communicate with said common memory unit.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
US Referenced Citations (11)