POLAR CODING WITH DYNAMIC FROZEN BITS

Information

  • Patent Application
  • 20200052718
  • Publication Number
    20200052718
  • Date Filed
    October 18, 2019
    5 years ago
  • Date Published
    February 13, 2020
    4 years ago
Abstract
The present application concerns an encoding device comprising a FC 11 configured to generate m FC-output-bit-sequences by executing m polar encoding steps upon m FC-input-bit-sequences that comprise frozen and unfrozen bits, wherein m≥2. In an i-th polar encoding step of the m polar encoding steps at least one frozen bit is based on at least one unfrozen bit. The present application also concerns a decoding device comprising a processor configured to decode successively a polar-coded-bitstream comprising m-polar decoding steps, wherein m≥2. In an i-th polar decoding step of the m polar decoding steps at least one frozen bit is based on at least one unfrozen bit. Further, the present application concerns also correspondingly arranged encoding and decoding methods.
Description
TECHNICAL FIELD

The present application is directed to an encoding device arranged to generate m polar-encoded output-bit-sequences by executing m polar encoding steps, wherein m is equal to or larger than two. Additionally, the present application is directed to a corresponding encoding method. The present application is further directed to a decoding device arranged to decode a polar-coded bit stream by executing m polar decoding steps. Additionally, the present application is directed to a corresponding decoding method.


BACKGROUND

Encoding becomes increasingly important in the communication technology. With the growing implementation of the communication technology in several areas of daily life, the security of data and of the transmission of data is of utmost importance. The devices, apparatuses, systems, involved in a communication process, have to be able to implement the encoding of data or information respectively in a fast and effective way and at the same time by avoiding encoding errors. High performance and high reliability are key features expected from encoding.


Recently, polar codes have been developed as a forward error correction (FEC) scheme. By use of polar codes, capacity of binary input discrete memoryless channels can be achieved. However, conventional encoders using polar code encoding are non-systematic, i.e. the input sequence of the encoder does not appear at the output of the encoder.


A systematic code is any error-correcting code, in which the input data, i.e. the information bits are embedded in the encoded output. Thus, the input sequence (i.e. the input data or information bits respectively) appear at the output of the encoder. Systematic codes have the advantage that the parity data or parity bits respectively can simply be appended to source block, and receivers do not need to recover the original source symbols if received correctly. This is useful, for example, if error-correction coding is combined with a hash function for quickly determining the correctness of the received source symbols, or in cases where errors occur in erasures and a received symbol is thus always correct. Furthermore, for engineering purposes such as synchronization and monitoring, it is desirable to get reasonable good estimates of the received source symbols without going through the lengthy decoding process which may be carried out at a remote site at a later time.


Further, if multistage decoding is desired, e.g., because of the advantage of improved performance and/or because of the advantage convenient unequal error protection (UEP), a systematic encoding is required.


Furthermore, systematic encoders are needed also if probabilistic shaping (PS) is considered and needed, e.g., because of the advantage of capacity increase. The technique of PS has gathered more interest in the last time particularly because of said advantage of capacity increase.


Additionally, in order to achieve the additive white Gaussian noise (AWGN) channel capacity, the transmit symbols must be Gaussian distributed, which can only be approximated in practical systems. The use of uniformly distributed quadrature amplitude modulation (QAM) symbols leads to a shaping loss of up to 1.53 dB for higher-order modulation. It can be shown that the shaping loss can be almost fully eliminated by use of probabilistic shaping, where QAM symbols follow an approximate discrete Gaussian distribution.


Polar codes are known as capacity-achieving codes with good performance. Thus, methods are required that allow an efficient encoding of polar codes, which is combinable with other applications such as the above mentioned higher order modulation with multi-stage decoding of bit-levels, PS etc. that require systematic encoding.


SUMMARY

The object of the present application is to provide an improved encoding and decoding device and an improved encoding and decoding method. Particularly, the object of the present application is to provide a polar encoding device and method that uses multiple polar encoding steps, and a polar decoding device and method that uses multiple polar decoding step. These devices and methods should particularly be combinable with applications such as the above mentioned higher order modulation with multi-stage decoding of bit-levels, PS etc. that require systematic encoding.


The object of the present application is achieved by the solution provided in the enclosed independent claims. Advantageous implementations of the present application are further defined in the respective dependent claims, in the description, and/or in the appended figures.


The idea of the present application is to provide encoding of m input-bit-sequences, e.g. a multi-level encoding with m encoding steps, in a systematic way by use of polar encoding. According to the idea of the present application, m input-bit-sequences are encoded successively, m being a larger than or equal to two (m≥2). By the encoding of the present application, preferably bits of data/information to be encoded appear at specific positions of a code word. Each one of the m input-bit-sequences is encoded by a polar code. The polar codes, which are used for the polar encoding of the m input-bit-sequences are preferably different. Thus, for each one of the m input-bit-sequences, a particular polar encoding block is used. The polar codes for the m input-bit-sequences are preferably jointly constructed, and the overall code is designed by a comprising frozen and unfrozen bits. The information to be transmitted is allocated on the unfrozen bits, and the frozen bits are preferably set to predefined values. The terms “unfrozen bits” and “frozen bits” are well known in the context of polar encoding.


In the above idea of the present application, at least in one polar encoding step at least one frozen bit is based on at least one unfrozen bit. This is referred to as “dynamic freezing”. For example, an unfrozen bit used in one polar encoding block may be used as a frozen bit of the following polar encoding block.


According to a first aspect, an encoding device comprises a first encoder (FC) configured to generate m FC-output-bit-sequences by executing m polar encoding steps upon m FC-input-bit-sequences that comprise frozen and unfrozen bits, wherein m≥2, and wherein in an i-th polar encoding step of the m polar encoding steps at least one frozen bit is based on at least one unfrozen bit.


The encoding device of the first aspect thus uses dependent codes. These dependent codes are easier to decode, and decoding becomes more robust, because they are (partly) based on redundant information.


A “polar encoding step” means that an input-bit-sequence is processed by a single polar code in, for instance, a dedicated polar coding block of the FC. A polar code is executed on a set of input bits of the input-bit-sequence, the set comprising at least one frozen and at least one unfrozen bit.


In an implementation form of the first aspect, in the i-th polar encoding step at least one frozen bit of an i-th FC-input-bit-sequence is based on a j-th FC-input-bit-sequence, wherein j<i.


Accordingly, a sequential decoding becomes possible, because results of an earlier decoding step can be used for a later decoding step in, for instance, different polar decoding blocks of a decoding device.


In a further implementation form of the first aspect, j=1 and/or j=i−1.


In a further implementation form of the first aspect, the encoding device comprise a postcoder (LT) configured to map the m FC-output-bit-sequences by a linear transformation to m system-output-bit sequences.


The linear transformation can advantageously be used to obtain a Gray code sequence (for instance, by a label transformation).


In a further implementation form of the first aspect, the encoding device comprises a precoder (PC) configured to map a system-input-bit-sequence to the m FC-input-bit-sequences.


In a further implementation form of the first aspect, the PC comprises an inverse of the mapping of the FC-input-bit-sequence to FC-output-bit-sequence or the system-output-bit-sequence.


In a further implementation form of the first aspect, the PC is configured to map bits of the system-input-bit-sequence such that they appear at pre-defined positions in the m system-output-bit-sequences.


The pre-defined positions may be such that the bits of the system-input-bit-sequence appear in the same order in the system-output-bit-sequences.


In a further implementation form of the first aspect, the PC is configured to map the system-input-bit-sequence such that at least a subsequence of the sequence is comprised by the m system-output-bit-sequences.


Thereby, a complete and systematic mapping of, for instance, a PC-input-sequence to the m system-output-bit-sequences is possible.


In a further implementation form of the first aspect, the PC is configured to map bits of the system-input-bit-sequence such that parity bits appear at pre-defined positions, in particular of the m-th system-output-bit-sequence.


This allows for an efficient implementation of the mapping. In a further implementation according to the previous implementation form of the first aspect, the encoding device is configured to generate the parity bits by use of the m−1 encoded information-bit-sequences, encoded in the m−1 polar encoding steps, executed prior the m-th polar encoding step.


In a further implementation form of the first aspect, the encoding device comprises a shaping encoder (SC) configured to map an input-bit-sequence to the system-input-bit-sequence such that the system-input-bit-sequence is distributed non-uniformly.


This provides the advantages of probability shaping (systematic bit-sequences), and polar codes can accordingly be combined without the negative effects of conventional polar coding (e.g. non-systematic encoding).


In a further implementation form of the first aspect, the encoding device is configured to partition an unfrozen bit indices set of a first polar encoding step of the m polar encoding steps into m−1 sub-sets, wherein each one of the m−1 sub-sets is assigned to a corresponding i-th polar encoding step and has a size that is equal to a size of a frozen bit indices set of the i-th polar encoding step.


In a further implementation form according to the previous implementation form of the first aspect, the encoding device is configured to generate in the m-th polar encoding step the parity bits by: generating, for each i-th polar encoding step, a corresponding i-th bit vector by assigning to the corresponding i-th bit vector a polar transformation of an information bit sequence that is encoded in the (i−1)-th polar encoding step, and by combining, in the corresponding i-th bit vector, bits indicated in the sub-set assigned to the i-th polar encoding step and bits indicated in the frozen bit set of the i-th polar encoding step; and computing the encoded bit sequence of the m-th polar encoding step comprising the parity bits by executing a polar transform on a combination of all of the generated i-th bit vectors.


In a further implementation form of the first aspect, the encoding device is configured to generate in the m-th polar encoding step an encoded bit sequence that comprises parity bits and encoded information bits, and to generate in m−1 polar encoding steps, executed prior the m-th polar encoding step, m−1 encoded bit sequences, each representing an corresponding encoded information bit sequence.


In a further implementation form according to the previous implementation form of the first aspect, the encoding device is configured to generate in the m-th polar encoding step the encoded bit sequence based on the FC-input-bit-sequence.


In a further implementation form according to one of the two previous implementation forms, the encoding device is configured to partition an unfrozen bit indices set of a first polar encoding step of the m polar encoding steps into m sub-sets, wherein a first sub-set is assigned to a first polar encoding step of the m polar encoding steps and has a size that is equal to a number of encoded information bits to be transmitted in m-th encoding step; and each one of the m−1 sub-sets, following the first sub-set, is assigned to a corresponding i-th polar encoding step and has a size that is equal to a size of a frozen bit indices set of the i-th polar encoding step.


In a further implementation form according to the previous implementation form of the first aspect, the encoding device is configured to generate in the m-th polar encoding step the encoded bit sequence by: generating, for each i-th polar encoding step, a corresponding i-th bit vector by assigning to the corresponding i-th bit vector a polar transformation of an information bit sequence that is encoded in (i−1)-th polar encoding step, and by combining, in the corresponding i-th bit vector, bits indicated in the sub-set assigned to the i-th polar encoding step and bits indicated in the frozen bit set of the i-th polar encoding step; generating a further vector by combining bits indicated by the first sub-set in each one of information bit sequences encoded in the (i−1)-th polar encoding steps and information bits to be encoded in the m-th polar encoding step, and by executing a polar transform on the combined bits; and computing the encoded bit sequence of the m-th polar encoding step by executing a polar transform on a combination of all of the generated i-th bit vectors and the further vector.


According to a second aspect of the present application, an encoding method is provided that comprises generating, by a FC, m FC-output-bit-sequences by executing m polar encoding steps upon FC-input-bit-sequences that comprise frozen and unfrozen bits, wherein m≥2, and wherein in an i-th polar encoding step of the m polar encoding steps at least one frozen bit is based on at least one unfrozen bit.


According to a third aspect of the present application, a decoding device is provided that comprises a processor configured to decode successively a polar-coded-bitstream comprising m-polar decoding steps, wherein m≥2, and wherein in an i-th polar decoding step of the m polar decoding steps at least one frozen bit is based on at least one unfrozen bit.


The polar-coded bitstream is particularly a bitstream provided by an encoding device according to the first aspect as such or according to one of its implementation forms. The polar-coded bitstream may advantageously be based on the m FC-output-bit-sequences generated by said encoding device and may be the system-output-bit-sequences output by the encoding device.


In an implementation form of the third aspect, in the i-th polar decoding step the at least one frozen bit is based on at least one unfrozen bit of a j-th polar decoding step, wherein j<i.


In a further implementation form of the third aspect, j=1 and/or j=i−1.


According to a fourth aspect of the present application, a decoding method is provided that comprises decoding, by a processor, successively a polar-coded-bitstream comprising m-polar decoding steps, wherein m≥2; and wherein in an i-th polar decoding step of the m-polar decoding steps at least one frozen bit is based on at least one unfrozen bit.





BRIEF DESCRIPTION OF DRAWINGS

The above-described aspects and implementation forms of the present application will be explained in the following description of specific embodiments in relation to the enclosed drawings, in which



FIG. 1 shows an encoding device according to an embodiment of the present application.



FIG. 2 shows steps of an encoding method according to an embodiment of the present application.



FIG. 3a shows a desired encoding device structure for 4-ASK.



FIG. 3b shows an exemplary structure of the encoding device according to an embodiment of the present application.



FIG. 4a shows a further exemplary structure of the encoding device according to an embodiment of the present application.



FIG. 4b shows a further exemplary structure of the encoding device according to an embodiment of the present application.



FIG. 5 shows a decoding device according to an embodiment of the present application.



FIG. 6 shows steps of an decoding method according to an embodiment of the present application.





DETAILED DESCRIPTION OF EMBODIMENTS

Generally, it has to be noted that all arrangements, devices, modules, components, models, elements, units, entities, and means and so forth described in the present application could be implemented by software or hardware elements or any kind of combination thereof. All steps which are performed by the various entities described in the present application as well as the functionality described to be performed by the various entities are intended to mean that the respective entity is adapted to or configured to perform the respective steps and functionalities. Even if in the following description of the specific embodiments, a specific functionality or step to be performed by a general entity is not reflected in the description of a specific detailed element of the entity which performs the specific step or functionality, it should be clear for a skilled person that these methods and functionalities can be implemented in respective hardware or software elements, or any kind of combination thereof. Further, the method of the present application and its various steps are embodied in the functionalities of the various described apparatus elements.


Moreover, any of the embodiments and features of any of the embodiments, described herein, may be combined with each other, unless a combination is explicitly excluded.



FIG. 1 shows an encoding device 1 according to an embodiment of the present application. The encoding device 1 comprises at least a first encoder (FC) 11. The at least FC 11 may comprise one or more processing entities (e.g., processors) that are arranged to execute encoding, respectively. For instance, a processing entity of the FC may be arranged to execute at least one polar encoding step.


The FC 11 of the device 1 is configured to generate m FC-output-bit-sequences by executing m polar encoding steps upon m FC-input-bit-sequences, which comprise frozen and unfrozen bits. Thereby, m≥2. In particular, the FC 11 is configured such that in an i-th polar encoding step of the m polar encoding steps, at least one frozen bit is based on at least one unfrozen bit. Here, i may be equal to or larger than two, and equal to or smaller than m (i.e. i≤m).


The FC 11 of the encoding device 1 is preferably configured such that in the i-th polar encoding step, at least one frozen bit of an i-th FC-input-bit-sequence is based on a j-th FC-input-bit-sequence, wherein j<i. More preferably, j=1 and/or j=i−1.



FIG. 2 shows steps of an encoding method 2 according to an embodiment of the present application. Generally, these steps of the encoding method 2 correspond to the actions executed by the encoding device 1. For example, the encoding device 1 (specifically the FC 11) executes the steps of the encoding method 2.


The encoding method 2 comprises as step of generating m FC-output-bit-sequences by executing m polar encoding steps upon FC-input-bit-sequences, which comprise frozen and unfrozen bits. Thereby, m≥2. In particular, in an i-th polar encoding step 21 of the m polar encoding steps, at least one frozen bit is based on at least one unfrozen.


The method 2 preferably comprises that in the i-th polar encoding step 21, at least one frozen bit of an i-th FC-input-bit-sequence is based on a j-th FC-input-bit-sequence, wherein j<i. More preferably, j=1 and/or j=i−1.


The m FC-input-bit-sequences represent information sequences to be encoded. For each FC-input-bit-sequence, preferably a different polar code is used for the corresponding polar encoding step.



FIG. 3a shows desired structure of an encoding device 1 for a 4-ASK system. In FIG. 3a, particularly two polar encoding steps are provided as an example, i.e. here m=2. A first polar encoding step (i.e. an encoding step of a 1st FC-input-bit-sequence) is executed by a first polar encoding block 31_1 of a FC 11, and a second polar encoding step (i.e. an encoding of a 2nd FC-input-bit-sequence) is executed by a second polar encoding block 31_1 of preferably the same FC 11. The two FC-input-bit-sequences both comprise frozen and unfrozen bits. As is generally known for polar encoding, the unfrozen bits represent “information bits” of the input or information sequence, respectively, to be encoded.


After the execution of the polar encoding steps at the polar encoding blocks 31_1, 31_2, respectively, encoded bits {tilde over (B)}1,1 to {tilde over (B)}1,8 and {tilde over (B)}2,1 to {tilde over (B)}2,8 are obtained. The encoding device 1 of FIG. 3a is then further configured to apply a least significant bit (LSB) gray labeling for encoding, which is executed via a linear transform. This is indicated in FIG. 3a by postcoder block 32, also called linear transformer (LT). Generally, the postcoder block 32 is configured to map the m FC-output-bit-sequences by a linear transformation to m system-output-bit sequences. The LSB gray labeling is related to set partitioning (SP) labeling via a linear transformation. Thus, the operation between the bits {tilde over (B)}1,1 to {tilde over (B)}1,8, {tilde over (B)}2,1 to {tilde over (B)}2,8 and the bits {tilde over (B)}1,1 to {tilde over (B)}1,8, {tilde over (B)}2,1 to {tilde over (B)}2,8 resulting from the LSB gray labeling is the label transform for obtaining the LSB Gray labeling.



FIG. 3b shows an exemplary structure of an encoding device 1 according to an embodiment of the present application, which bases on the desired structure of the encoding device 1 shown in FIG. 3a. In the encoding device 1 of FIG. 3b, in the second polar encoding step of the m=2 polar encoding steps, two frozen bits are based on two unfrozen bits. Specifically, the two frozen bits of 2nd FC-input-bit-sequence are based on the 1st FC-input-bit-sequence.


In particular, so-called dynamically frozen bits are used in the second polar encoding step, wherein a dynamically frozen bit is a frozen bit that bases on at least one unfrozen bit. Here, in the second polar encoding step at the polar encoding block 31_2, the frozen bits are “dynamically frozen” according to the unfrozen bits in the first polar encoding step at the polar encoding block 31_1. Due to this implementation, and the resulting dependency introduced into the polar encoding, a decoding of the polar-coded bitstream output from the encoding device 1 is easier and more robust, because the codes are partly based on redundant information. Further, this allows also performing efficiently a matrix inversion, which is explained in the following.


Because it is desired that systematic bits appear in the first polar encoding step, and the parity bits appear in the second polar encoding step, the encoding device 1 of FIG. 3b comprises preferably a PC 33. The PC 33 is configured to map a system-input-bit-sequence (i.e. a bit-sequence input into the encoding device 1 as a whole) to the m FC-input-bit-sequences. By the precoder 33, the mapping of the unfrozen bits is inverted to the first encoding step, which corresponds to a matrix inversion operation. To this end, the mapping of the PC 33 comprises an inverse of the mapping of the FC-input-bit-sequences to the FC-output-bit-sequences (output by the FC 11) or to system-output-bit-sequences (output by the encoding device 1 as a whole), respectively.


Generally, the PC 33 is selected such that it is configured to map bits of the system-input-bit-sequence such that they appear at pre-defined positions in the m system-output-bit-sequences. Preferably, such that it is configured to map the system-input-bit-sequence such that at least a subsequence of the sequence is comprised by the m system-output-bit-sequences. More preferably such that it is configured to map bits of the system-input-bit-sequence such that parity bits appear at pre-defined positions, in particular of the m-th system-output-bit-sequence.


According to an embodiment, the precoding operation of the PC 33 is a multiplication of an input sequence with a matrix A, which is an inverse of matrix B, wherein the matrix B is a matrix that describes a mapping from unfrozen bits of each one of the m-th polar encoding steps and dynamical frozen bits of each one of m-th polar encoding steps to systematic bit positions in the output after the label transform.



FIG. 4a shows a further exemplary structure of the encoding device 1 according to an embodiment of the present application. The structure of the encoding device 1 is based on the aforesaid structure shown in FIG. 3b. The encoding device 1 of FIG. 4a is exemplarily configured to carry out three polar encoding steps at three polar encoding blocks 41_1, 41_2, 41_3 of the FC 11, respectively. That is, three FC-input-bit-sequences are encoded, respectively, i.e. m=3. First of all, a precoding operation is executed by a precoder 43 on a system-input-bit-sequence, in order to obtain three FC-input-bit-sequences prior to the polar encoding blocks 41_1, 41_2, 41_3 respectively.


According to the FC-input-bit-sequences output of the precoder 43, values of the unfrozen bits of the first encoding step are preselected, and the frozen bits of the other polar encoding steps are dynamically frozen according to the unfrozen values of the first encoding step. This is shown in FIG. 4a by the box 45.


The values of the dynamically frozen bits are selected such that each dynamically frozen bit equals to an unfrozen bit from the first level. Which dynamically frozen bit takes the values of which unfrozen bit is explained in detail on page 15 with sets U1, U1,m, U2,m, . . . .


The outputs by three polar encoding blocks 41_1, 41_2, 41_3, i.e. the three FC-output-bit-sequences, are further mapped by a linear transformation to the m system-output-bit sequences in postcoder block 42, also called linear transformer (LT). Particularly, the FC-output-bit-sequences are converted to gray labeling in postcoder block 42. This is done by use of a label transform. According to the present embodiment, the label transform of postcoder block 42 is defined exemplary as follows:







[


B
1

,


B
2








,

B
m


]

=


[



B
~

1

,



B
~

2








,


B
~

m


]




[



1


0


0





0


0




1


1


0





0


0




0


1


1





0


0
























0


0


0





1


1



]




=

:

L
m










Finally, a symbol mapping may executed by symbol mapping blocks 44_1 to 44_4 of the encoding device 1. The symbol mapping is executed as generally known, i.e. by mapping all encoded bits of a polar encoding block 41_1, 41_2, 41_3 to symbols. In FIG. 4a, each one of the symbol mapping blocks 44_1 to 44_4 maps all encoded bits of a corresponding polar encoding block 41_1, 41_2, 41_3 symbols.



FIG. 4b shows a further exemplary structure of the encoding device 1 according to an embodiment of the present application. The structure of the encoding device 1 is based on the aforesaid structure shown in FIG. 4a.


Similarly to the encoding device 1 of FIG. 4a, also in the encoding device 1 of FIG. 4b three polar encoding steps are carried out, i.e. three FC-input-bit-sequences, respectively, are encoded, i.e. m=3. First of all, a precoding operation is again executed prior the polar encoding steps in the blocks 41_1, 41_2, 41_3. The precoder 43 inverts the mapping of the system-input-bit-sequence to the system-output-bit-sequences, which corresponds to a matrix inversion operation.


Since in this embodiment, the system input bit sequence should appear in the system output bit sequence, calculation of only a part of the system output bit sequence is enough (which correspond to {tilde over (B)}1,3 to {tilde over (B)}4,3 in FIG. 4b). This corresponds to only perform calculations regarding the outputs {tilde over (B)}1,3 to {tilde over (B)}4,3 shown in box 46, the rest of the system output sequence can be taken from the system-input-bit-sequence.


Finally, a symbol mapping is executed by the symbol mapping blocks 44_1 to 44_4. The symbol mapping is executed by mapping all encoded bits of a polar encoding block 41_1, 41_2, 41_3 to symbols. In FIG. 4b, each one of the symbol mapping blocks 44_1 to 44_4 maps all encoded bits of a corresponding polar encoding block 41_1, 41_2, 41_3 to symbols.


In the following, two more specific embodiments that are based on the aforesaid will be presented. The two more specific embodiments are executable by the encoding device 1 and/or via the encoding method 2. Here, the encoding device 1 comprises a shaping encoder (SC) configured to map an input-bit-sequence to the system-input-bit-sequence such that the system-input-bit-sequence is distributed non-uniformly.


In the first more specific embodiment, a systematic polar encoding is implemented for probabilistic amplitude shaping (PAS). In this PAS scheme with m different polar encoding steps, a channel code of rate R=(m−1)/m is used with the systematic encoding device 1. According to the first specific embodiment, the first m−1 polar encoding steps are used to transmit systematic bits, and the last polar encoding step is used to transmit parity bits bm. The following steps are executed for systematic encoding according to the first more specific embodiment.


At first, the following sets are defined:

    • U1: set of indices of unfrozen bits within a first polar code used by the first polar encoding blocks 31_1, 41_1 or used in the first polar encoding step 21, respectively.
    • F2, . . . , Fm: set of indices of frozen bits within the 2nd, m-th polar codes, corresponding to the 2nd, m-th polar encoding blocks 31_2, 41_2, 41_3 or used in the 2nd, m-th polar encoding steps 21, respectively. Here, it has to be noted that the m-th polar encoding step is the encoding step corresponding to the parity bits bm, i.e. that in the m-th polar encoding step 21 parity bits bm only are generated.
    • b1, . . . , bm_1 input information sequences (and hence systematic bits) for polar encoding steps 1 to m−1 or for 1st to (m−1)-th polar encoding step 21, respectively.


Secondly, the set U1 is partitioned into sub-sets U1,2, . . . , U1,m such that:












|

U

1
,
2


|

=


|

F
2

|



























|

U

1
,
m


|

=

|

F
m

|






According to an embodiment, the actual partitioning of U1 is arbitrary.


Thus, the unfrozen bit indices set U1 of the first polar encoding step 21 or of the first encoding block 31_1, respectively, is partitioned into m−1 sub-sets U1,2, . . . , U1,m, wherein each one of the m−1 sub-sets U1,2, . . . , U1,m is assigned to a corresponding i-th polar encoding step or polar encoding block, respectively (i=2, m, i.e. 2≤i≤m).


Thirdly, the following procedure is used exemplary according to the first more specific embodiment to generate the parity bits bm from the information bits bi:

















 1: procedure ENCODE(b1,...,bm−1)



 2:   for i = 2,...,m do



 3:     ai ← polar transform of bi−1



 4:     for j = i,...,m do



 5:       ai,u1,i ← ai,u1,i ⊕ai,Fi



 6:     end for



 7:   end for



 8:   a ← a2 ⊕ a3 ⊕...⊕ am



 9:   bm ← polar transform of a



10:   return bm



11: end procedure










This procedure is an efficient implementation of the box 46, assuming the dynamically frozen bits are selected according to the defined sets. The input is the system-input-bit-sequence and output is the parity bits of the system-output-bit-sequence. By combining the output of this procedure with the input sequence (which corresponds to the systematic part of the system-output-bit-sequence), one gets the whole system output sequence.


The procedure basically performs a ‘multiplication with an inverse matrix (box 43)’ in an efficient way, followed by a last polar transform (which corresponds to the block 41_3). Note that the efficient ‘multiplication with an inverse matrix’ is performed by using polar transforms in a successive manner.


Here, bits in sub-sets U1,j are used for dynamically freezing the bits in the j-th polar encoding step, wherein 2≤j≤m.


Thus, in the m-th polar encoding step, the parity bits bm are generated by: generating, for each i-th polar encoding step a corresponding i-th bit vector ai by assigning to the corresponding i-th bit vector at a polar transformation of an information bit sequence that is encoded in (i−1)-th polar encoding step, and by combining, in the corresponding i-th bit vector at, bits indicated in the sub-set assigned to the i-th polar encoding step and bits indicated in the frozen bit set of the i-th polar encoding step or bit-level respectively; and computing the encoded bit sequence bm of the m-th polar encoding step comprising the parity bits bm by executing a polar transform on a combination of all of the generated i-th bit vectors ai.


Fourthly, the parity bits bm (generated in the m-th bit-level or in the m-th polar encoding step respectively) are appended to the systematic bits b1, b2, bm−1 (generated in the 1st (m−1)-th polar encoding steps).


In the second more specific embodiment, a systematic polar encoding is implemented for extended PAS in the systematic encoding device 1. The extended PAS scheme of the second more specific embodiment is a modified scheme of the first more specific embodiment. I.e. the second more specific embodiment is based on the first more specific embodiment and represents a modification of the first more specific embodiment. The extended PAS scheme has m different polar encoding blocks 31_1, 31_2, 41_1, 41_2, 41_3 or m different polar encoding steps 21 respectively. I.e. the extended PAS scheme has m input/information sequences respectively. Further, the extended PAS scheme has a channel code of rate R that is larger than (m−1)/m. According to the second specific embodiment, the first m−1 polar encoding steps are used to transmit systematic bits, and the last polar encoding step is used to transmit parity bits and also systematic bits. The following steps are executed for systematic encoding according to the second more specific embodiment.


Firstly, the sets U1 and F2, . . . , Fm and b1, b2, . . . , bm−1 are defined in the same way as in the first more specific embodiment. In addition, u is defined as sequence comprising information bits to be transmitted with the same polar encoding step as the parity bits being the m-th polar encoding step.


Secondly, the set U1, comprising indices of unfrozen bits within the first polar code, is partitioned into sub-sets U1,1, U1,2, . . . , U1,m, such that:













|

U

1
,
1


|

=

g






(

g





is





the





length





of





the





sequence





u

)




















|

U

1
,
2


|

=

|

F
2

|




































|

U

1
,
m


|

=

|

F
m

|

















i
1


<

i
2

<









<


i
m










i
1



U

1
,
1








,




i
2



U

1
,
2
,













,




i
m



U

1
,
m








Particularly, partition an unfrozen bit indices set U1 of a first polar encoding step of the m polar encoding steps into m sub-sets is executed such that: a first sub-set U1,1 is assigned to a first polar encoding step of the m polar encoding steps and has a size that is equal to a number of encoded information bits to be transmitted in m-th encoding step or bit-level respectively; and each one of the m−1 sub-sets U1,2, . . . , U1,m, following the first sub-set U1,1, is assigned to a corresponding i-th polar encoding step has a size that is equal to a size of a frozen bit indices set of the i-th polar encoding step.


Thirdly, the following procedure is used exemplary according to the second more specific embodiment to generate parity bits from data/information bits bi and u:

















 1: procedure ENCODE(b1,...,bm−1, u)



 2:   c ← array of size nc initialized with zeros



 3:   for i = 2,...,m do



 4:     ai ← polar transform of bi−1



 5:     for j = i,...,m do



 6:       ai,u1,i ← ai,u1,i ⊕ ai,Fi



 7:     end for



 8:     cu1,1 ← cu1,1 ⊕ bi−1,u1,1



 9:   end for



10:   cu1,1 ← cu1,1 ⊕ u



11:   c ← polar transform of c



12:   a ← a2 ⊕ a3 ⊕...⊕ am ⊕ c



13:   bm ← polar transform of a



14:   return bm



15: end procedure










Similar to the first more specific embodiment, this procedure is an efficient implementation of box 46 for extended PAS. Instead of using block 43 (multiplication with an inverse matrix), m polar transforms and the LT, this procedure generates the parity part of the system output bit sequence for extended PAS by using m polar transforms and some linear operations.


Similarly to the first more specific embodiment, in the second more specific embodiment bits in U1,j are particularly used for dynamically freezing the bits in the j-th polar encoding step.


Thus, in the m-th polar encoding step the encoded bit sequence bm, comprising both parity bits and information bits, is generated by the execution of the following steps. For each i-th polar encoding step, a corresponding i-th bit vector ai is generated by assigning to the corresponding i-th bit vector ai a polar transformation of an information bit sequence that is encoded in (i−1)-th polar encoding step, and by combining, in the corresponding i-th bit vector ai, bits indicated in the sub-set assigned to the i-th polar encoding step and bits indicated in the frozen bit set of the i-th polar encoding step. Then, a further vector c (consisting of zeros first, i.e. at the time of the initiation of the further vector c) is generated by: establishing the further vector c with bits of the first sub-set U1,1; for each i, combining bits of the further vector c with a combination of bits of (i−1)-th information bit sequence of (i−1)-th polar encoding step, said (i−1)-th information bit sequence corresponding to frozen bit set of the i-th encoding step, and information bits to be encoded in m-th polar encoding step; and executing a polar transform on the further vector c. Subsequently, the encoded bit sequence bm of the m-th polar encoding step is computed by executing a polar transform on a combination of all of the generated i-th bit vectors ai and the further vector c.


Fourthly, the encoded bit sequence bm of the m-th polar encoding step is appended or added to the systematic bits.


In view of the aforesaid, the present application relates also to a decoding device 5 as shown in FIG. 5. The decoding device 5 comprising at least one processor 51 configured to decode successively a polar-coded-bitstream comprising m-polar decoding steps, wherein m≥2. Similar to the encoding steps in the encoding device 1, also in an i-th polar decoding step of the m polar decoding steps at least one frozen bit is based on at least one unfrozen bit. The decoding device 5 preferably decodes as the polar-coded bitstream a system-output-bit-sequence of the encoding device 1.


Accordingly, a decoding method 6, which is shown in FIG. 6, comprises at least one step 61 of decoding, by a processor 51, successively a polar-coded-bitstream comprising m-polar decoding steps, wherein m≥2. In an i-th polar decoding step of the m-polar decoding steps at least one frozen bit is based on at least one unfrozen bit.


By the present application an efficient encoding device and an efficient encoding method are provided that have an improved performance, provide capacity-achieving codes, and are utilizable in different applications, e.g. also in applications requiring systematic encoding.


The application has been described in conjunction with various embodiments herein. However, other variations to the enclosed embodiments can be understood and effected by those skilled in the art and practicing the claimed application, from a study of the drawings, the disclosure and the appended claims. In the claims, the word “comprising” does not exclude other elements or steps, and the indefinite article “a” or “an” does not exclude a plurality. The mere fact that certain measures are recited in mutually different dependent claims does not indicate that a combination of these measures cannot be used to advantage.

Claims
  • 1. An encoding device (1) comprising: a first encoder, FC (11, 31, 41), configured to:generate m FC-output-bit-sequences by executing m polar encoding steps upon m FC-input-bit-sequences that comprise frozen and unfrozen bits,wherein m≥2, andwherein in an i-th polar encoding step of the m polar encoding steps at least one frozen bit is based on at least one unfrozen bit.
  • 2. The encoding device (1) of claim 1, wherein in the i-th polar encoding step at least one frozen bit of an i-th FC-input-bit-sequence is based on a j-th FC-input-bit-sequence, wherein j<i.
  • 3. The encoding device (1) of claim 2, where j=1 and/or j=i−1.
  • 4. The encoding device (1) of claim 2, comprising a postcoder, LT, (32, 42) configured to map the m FC-output-bit-sequences by a linear transformation to m system-output-bit sequences.
  • 5. The encoding device (1) of claim 4, comprising a precoder, PC, (33, 43) configured to map a system-input-bit-sequence to the m FC-input-bit-sequences.
  • 6. The encoding device (1) of claim 5, wherein the PC (33, 43) comprises an inverse of the mapping of the FC-input-bit-sequence to FC-output-bit-sequence or the system-output-bit-sequence.
  • 7. The encoding device (1) of claim 6, wherein the PC (33, 43) is configured to map bits of the system-input-bit-sequence such that they appear at pre-defined positions in the m system-output-bit-sequences.
  • 8. The encoding device (1) of claim 7, wherein the PC (33, 43) is configured to map the system-input-bit-sequence such that at least a subsequence of the sequence is comprised by the m system-output-bit-sequences.
  • 9. The encoding device (1) of claim 8, wherein the PC (33, 43) is configured to map bits of the system-input-bit-sequence such that parity bits appear at pre-defined positions, in particular in the m-th system-output-bit-sequence.
  • 10. The encoding device (1) of claim 9, comprising a shaping encoder, SC, configured to map an input-bit-sequence to the system-input-bit-sequence such that the system-input-bit-sequence is distributed non-uniformly.
  • 11. An encoding method (2) comprising: generating, by a first encoder, FC, (11) m FC-output-bit-sequences by executing m polar encoding steps upon m FC-input-bit-sequences that comprise frozen and unfrozen bits,wherein m≥2, andwherein in an i-th polar encoding step of the m polar encoding steps at least one frozen bit is based on at least one unfrozen bit.
  • 12. A decoding device (5) comprising: a processor (51) configured to: decode successively a polar-coded-bitstream comprising m polar decoding steps,wherein m≥2; andwherein in an i-th polar decoding step of the m polar decoding steps at least one frozen bit is based on at least one unfrozen bit.
  • 13. A decoding device (5) according to claim 12, wherein in the i-th polar decoding step at least one frozen bit is based on at least one unfrozen bit of a j-th polar decoding step, wherein j<i.
  • 14. A decoding device (5) according to claim 13, wherein j=1 and/or j=i−1.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of International Application No PCT/EP2017/059179, filed on Apr. 18, 2017, the disclosure of which is hereby incorporated by reference in its entirety.

Continuations (1)
Number Date Country
Parent PCT/EP2017/059179 Apr 2017 US
Child 16657681 US