This application claims the benefit of Chinese Patent Application No. 201210546596.6 filed on Dec. 14, 2012 in the State Intellectual Property Office of China, the whole disclosure of which is incorporated herein by reference.
Field of the Invention
The present invention relates to a technical field of display, and more particularly, to polarity inversion driving method and apparatus for a liquid crystal display panel, and a liquid crystal display (LCD).
Description of the Related Art
In an existing thin-film-transistor liquid crystal display (abbreviated as TFT-LCD), the manner for performing polarity inversion (changing from a positive polarity into a negative polarity or changing from a negative polarity into a positive polarity) is shown in
The cache module B receives from outside a first grayscale signal D1 and a second grayscale signal D2, and outputs them respectively to the first channel selection module C1 where the driving capacity of the first and second grayscale signals is enhanced. A first input port 3 and a second input port 4 of the first channel selection module C1 respectively receive the first grayscale signal and the second grayscale signal from a first output port 1 and a second output port 2 of the cache module B. Corresponding voltage selection channels are selected by the first channel selection module C1 for the first and second grayscale signals according to the polarity control signal, and the selection manner is shown in
Referring to
Referring to
The first output port OUT1 is connected with pixel electrodes of sub-pixels in an odd-number column, and the polarity voltage corresponding to the first grayscale signal and output by the first output port is the voltage of the pixel electrode of the sub-pixels in the odd-number column, and the second output port OUT2 is connected with pixel electrodes of sub-pixels in an even-number column, and the polarity voltage corresponding to the second grayscale signal and output by the second output port is the voltage of the pixel electrode of the sub-pixels in the even-number column.
In existing solutions, based on different polarity control signals, a 1-dot polarity inversion mode, a 2-dot polarity inversion mode, a 1-dot+2-dot polarity inversion mode, and a 4-dot polarity inversion mode and the like may be achieved.
In the above modes, the 1-dot polarity inversion mode has the best display effect, and its polarity inversion manner is shown in
In the TFT-LCD panel, it is very difficult to ensure complete uniformity of TFT characteristics. When the 1-dot+2-dot polarity inversion mode or the 2-dot polarity inversion mode is applied, there is some difference in charging rate between the TFTs in the polarity inversion line and the TFT in the subsequent line of the same polarity. If the difference reaches a certain level, a grayscale difference occurs, thus equally spaced strips (interference strips) will be observed, and the interference strips are concentrated in one certain line.
Further, in a data-line driving polarity inversion mode in a low frequency, if there is relative movement (in the upper and lower viewing angle range) between the observer and the display panel, the interference strips are easier to be observed, and a strip interval is the same as a polarity inversion interval. For example, in the 2-dot polarity inversion mode shown in
A polarity inversion driving method and apparatus for a liquid crystal display panel, and a liquid crystal display, is provided in order to solve the technical problem in the prior art that the interference strips are concentrated in one line, and alternatively, without increasing the power consumption of the liquid crystal display panel.
An exemplary embodiment of the present invention provides a polarity inversion driving method for a liquid crystal display panel, the method comprising the steps of:
generating N polarity control signals of different timings, wherein N is an integer and N≥2, and each polarity control signal is used to control a polarity voltage for sub-pixels in one or more columns of a liquid crystal display panel; and
outputting the N polarity control signals to polarity control lines in the liquid crystal display panel, wherein each polarity control line corresponds to one polarity control signal.
Another exemplary embodiment of the present invention provides a polarity inversion driving apparatus for a liquid crystal display panel, the apparatus comprising:
a polarity control signal generating unit for generating N polarity control signals of different timings, wherein N is an integer and N≥2, and each polarity control signal is used to control a polarity voltage for sub-pixels in one or more columns of a liquid crystal display panel; and
a polarity control signal outputting unit for outputting the N polarity control signals to polarity control lines in the liquid crystal display panel, wherein each polarity control line corresponds to one polarity control signal.
A further exemplary embodiment of the present invention provides a liquid crystal display, comprising the above polarity inversion driving apparatus.
The above and other features of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the accompanying drawings, in which:
Exemplary embodiments of the present invention will be described hereinafter in detail with reference to the attached drawings, wherein the like reference numerals refer to the like elements. The present invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiment set forth herein; rather, these embodiments are provided so that the present invention will be thorough and complete, and will fully convey the concept of the disclosure to those skilled in the art.
A polarity inversion driving method and apparatus for a liquid crystal display panel, and a liquid crystal display, is provided in order to solve the technical problem in the prior art that the interference strips are concentrated in one line, without increasing the power consumption of the liquid crystal display panel.
Referring to
S101: generating N polarity control signals of different timings, wherein N is an integer and N≥2, and each polarity control signal is used to control a polarity voltage for sub-pixels in one or more columns of a liquid crystal display panel; and
S102: outputting the N polarity control signals to polarity control lines in the liquid crystal display panel, wherein each polarity control line corresponds to one polarity control signal.
Alternatively, the N polarity control signals of different timings comprise a first polarity control signal and a second polarity control signal. In addition, the N polarity control signals of different timings may further comprise more polarity control signals having different timings, for example, a third polarity control signal and a fourth polarity control signal.
Alternatively, the first polarity control signal is used to control the polarity voltage of the sub-pixels in the (4n+1)th column and the (4n+2)th column of the liquid crystal display panel, and the second polarity control signal is used to control the polarity voltage of the sub-pixels in the (4n+3)th column and the (4n+4)th column of the liquid crystal display panel, wherein n is 0 or a natural number.
When the first polarity control signal POL1 is at a high level, the sub-pixels of the (4n+1)th column and the (4n+2)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a first positive-polarity-voltage selection channel (itself channel); and when the first polarity control signal POL1 is at a low level, the sub-pixels of the (4n+1)th column and the (4n+2)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a first negative-polarity-voltage selection channel (switching channel). When the second polarity control signal POL2 is at a high level, the sub-pixels of the (4n+3)th column and the (4n+4)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a second positive-polarity-voltage selection channel (itself channel); and when the second polarity control signal POL2 is at a low level, the sub-pixels of the (4n+3)th column and the (4n+4)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a second negative-polarity-voltage selection channel (switching channel).
Alternatively, the first polarity control signal is used to control the polarity voltage of the sub-pixels in an odd-number column of the liquid crystal display panel, and the second polarity control signal is used to control the polarity voltage of the sub-pixels in an even-number column of the liquid crystal display panel.
When the first polarity control signal POL1 is at a high level, the sub-pixels of the (4n+1)th column and the (4n+3)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a first positive-polarity-voltage selection channel (itself channel), and when the first polarity control signal POL1 is at a low level, the sub-pixels of the (4n+1)th column and the (4n+3)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a first negative-polarity-voltage selection channel (switching channel). When the second polarity control signal POL2 is at a high level, the sub-pixels of the (4n+2)th column and the (4n+4)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a second positive-polarity-voltage selection channel (itself channel), and when the second polarity control signal is at a low level, the sub-pixels of the (4n+2)th column and the (4n+4)th column are supplied with the polarity voltage corresponding to a voltage signal which is output from a second negative-polarity-voltage selection channel (switching channel).
The method may further comprise the step of dividing a sub-pixel matrix in the liquid crystal display panel into a plurality of regions in advance, and the step of “outputting the N polarity control signals to polarity control lines in the liquid crystal display panel” includes outputting respectively the polarity control signals of different timings to different regions of the sub-pixel matrix via the polarity control lines.
That is, the sub-pixel matrix in the liquid crystal display panel is divided into a plurality of small regions, wherein in one or more regions of the plurality of regions, the first polarity control signal is used to control the polarity voltage of the sub-pixels in the (4n+1)th column and the (4n+2)th column of the liquid crystal display panel, and the second polarity control signal is used to control the polarity voltage of the sub-pixels in the (4n+3)th column and the (4n+4)th column of the liquid crystal display panel, wherein n is 0 or a natural number; and in other regions of the plurality of regions of the sub-pixel matrix, the first polarity control signal is used to control the polarity voltage of the sub-pixels in an odd-number column of the liquid crystal display panel, and the second polarity control signal is used to control the polarity voltage of the sub-pixels in an even-number column of the liquid crystal display panel.
Or, in addition to the first and second polarity control signals, the N polarity control signals of different timings may further include more polarity control signals, for example, a third polarity control signal and a fourth polarity control signal having different timings. The third and fourth polarity control signals may control the polarity voltages of the sub-pixels in different columns in certain regions of the liquid crystal display panel by using a control manner the same as or different from that of the first and second polarity control signals.
A first embodiment of the present invention provides a polarity inversion driving method for a liquid crystal display panel, and the inversion manner thereof is shown in
The manner for implementing the polarity inversion is achieved in
Alternatively, the timings of the first polarity control signal POL1 and the second polarity control signal POL2 are shown in
The N polarity control signals may further comprise a third polarity control signal and a fourth polarity control signal having different timings. The third and fourth polarity control signals may control the polarity voltages of the sub-pixels in different columns in certain regions of the liquid crystal display panel by using a control manner the same as or different from that of the first and second polarity control signals.
The first voltage selection channel L includes a positive-polarity-voltage selection channel L1 and a negative-polarity-voltage selection channel L2, and the second voltage selection channel L′ includes a positive-polarity-voltage selection channel L3 and a negative-polarity-voltage selection channel L4. The first channel selection module C1 includes a first input port in1 and a second input port in2, and the second channel selection module C2 includes a third input port in3 and a fourth input port in4. The third channel selection module C3 includes a first output port OUT1 and a second output port OUT2, and the fourth channel selection module C4 includes a third output port OUT3 and a fourth output port OUT4. The first and second input ports in1 and in2 of the first channel selection module C1 respectively receive a first grayscale signal and a second grayscale signal, and the third and fourth input ports in3 and in4 of the second channel selection module C2 respectively receive a third grayscale signal and a fourth grayscale signal.
In the embodiment of the present invention, when the first grayscale signal is required to obtain a corresponding positive polarity voltage, it may be directly input into the positive-polarity-voltage selection channel L1 of the first voltage selection channel L, and then the obtained positive polarity voltage is output to the first output port OUT1, without using the selection function of the first and second channel selection modules C1 and C2. Therefore, the positive-polarity-voltage selection channel L1 of the first voltage selection channel L is called as an itself channel of the first grayscale signal. While when the first grayscale signal is required to obtain a corresponding negative polarity voltage, the first grayscale signal is first input into the first channel selection module C1 and then input into the negative-polarity-voltage selection channel L2 of the first voltage selection channel L, and after obtaining a negative polarity voltage corresponding to the first grayscale signal, the negative polarity voltage is input to the first output port OUT1 via the third channel selection module C3. Therefore, the negative-polarity-voltage selection channel L2 of the first voltage selection channel L is called as a switching channel of the first grayscale signal. Similarly, the negative-polarity-voltage selection channel L2 of the first voltage selection channel L is called as an itself channel of the second grayscale signal, and the positive-polarity-voltage selection channel L1 of the first voltage selection channel L is called as a switching channel of the second grayscale signal; the positive-polarity-voltage selection channel L3 of the second voltage selection channel L′ is called as an itself channel of the third grayscale signal; the negative-polarity-voltage selection channel L4 of the second voltage selection channel L′ is called as a switching channel of the third grayscale signal; and the negative-polarity-voltage selection channel L4 of the second voltage selection channel L′ is called as an itself channel of the fourth grayscale signal, and the positive-polarity-voltage selection channel L3 of the second voltage selection channel L′ is called as a switching channel of the fourth grayscale signal.
The first output port OUT1 is connected with the pixel electrode of the sub-pixels in the (4n+1)th column, and the polarity voltage corresponding to the first grayscale signal and output from the first output port OUT1 is the voltage of the pixel electrode of the sub-pixels in the (4n+1)th column. The second output port OUT2 is connected with the pixel electrode of the sub-pixels in the (4n+2)th column, and the polarity voltage corresponding to the second grayscale signal and output from the second output port OUT2 is the voltage of the pixel electrode of the sub-pixels in the (4n+2)th column. The third output port OUT3 is connected with the pixel electrode of the sub-pixels in the (4n+3)th column, and the polarity voltage corresponding to the third grayscale signal and output from the third output port OUT3 is the voltage of the pixel electrode of the sub-pixels in the (4n+3)th column. The fourth output port OUT4 is connected with the pixel electrode of the sub-pixels in the (4n+4)th column, and the polarity voltage corresponding to the fourth grayscale signal and output from the fourth output port OUT4 is the voltage of the pixel electrode of the sub-pixels in the (4n+4)th column.
When the first polarity control signal POL1 is at a high level, the first grayscale signal is input into the positive-polarity-voltage selection channel L1 via the first channel section module C1 and then provides a positive polarity voltage corresponding to the first grayscale signal to the first output port OUT1 via the third channel selection module C3; and the second grayscale signal is input into the negative polarity voltage section channel L2 via the first channel section module C1 and then provides a negative polarity voltage corresponding to the second grayscale signal to the second output port OUT2 via the third channel selection module C3, and at this time, the voltage of the pixel electrodes of the (4n+1)th column is the positive polarity voltage corresponding to the first grayscale signal, and the voltage of the pixel electrodes of the (4n+2)th column is the negative polarity voltage corresponding to the second grayscale signal.
When the first polarity control signal POL1 is at a low level, the first grayscale signal is input into the negative-polarity-voltage selection channel L2 via the first channel section module C1 and then provides a negative polarity voltage corresponding to the first grayscale signal to the first output port OUT1 via the third channel selection module C3; and the second grayscale signal is input into the positive polarity voltage section channel L1 via the first channel section module C1 and then provides a positive polarity voltage corresponding to the second grayscale signal to the second output port OUT2 via the third channel selection module C3, and at this time, the voltage of the pixel electrodes of the (4n+1)th column is the negative polarity voltage corresponding to the first grayscale signal, and the voltage of the pixel electrodes of the (4n+2)th column is the positive polarity voltage corresponding to the second grayscale signal.
When the second polarity control signal POL2 is at a high level, the third grayscale signal is input into the positive-polarity-voltage selection channel L3 via the second channel section module C2 and then provides a positive polarity voltage corresponding to the third grayscale signal to the third output port OUT3 via the fourth channel selection module C4; and the fourth grayscale signal is input into the negative polarity voltage section channel L4 via the second channel section module C2 and then provides a negative polarity voltage corresponding to the fourth grayscale signal to the fourth output port OUT4 via the fourth channel selection module C4, and at this time, the voltage of the pixel electrodes of the (4n+3)th column is the positive polarity voltage corresponding to the third grayscale signal, and the voltage of the pixel electrodes of the (4n+4)th column is the negative polarity voltage corresponding to the fourth grayscale signal.
When the second polarity control signal POL2 is at a low level, the third grayscale signal is input into the negative-polarity-voltage selection channel L4 via the second channel section module C2 and then provides a negative polarity voltage corresponding to the third grayscale signal to the third output port OUT3 via the fourth channel selection module C4; and the fourth grayscale signal is input into the positive polarity voltage section channel L3 via the second channel section module C2 and then provides a positive polarity voltage corresponding to the fourth grayscale signal to the fourth output port OUT4 via the fourth channel selection module C4, and at this time, the voltage of the pixel electrodes of the (4n+3)th column is the negative polarity voltage corresponding to the third grayscale signal, and the voltage of the pixel electrodes of the (4n+4)th column is the positive polarity voltage corresponding to the fourth grayscale signal.
A second embodiment of the present invention provides another polarity inversion driving method for a liquid crystal display panel, and the inversion manner thereof is shown in
The manner for implementing the polarity inversion manner of the second embodiment of the present invention is achieved in
The first polarity control signal POL1 is used to control the first channel selection module C1 and the third channel selection module C3, and the second polarity control signal POL2 is used to control the second channel selection module C2 and the fourth channel selection module C4. The first voltage selection channel L includes a positive-polarity-voltage selection channel L1 and a negative-polarity-voltage selection channel L2, and the second voltage selection channel L′ includes a positive-polarity-voltage selection channel L3 and a negative-polarity-voltage selection channel L4. The first channel selection module C1 includes a first input port in1 and a third input port in3, and the second channel selection module C2 includes a second input port in2 and a fourth input port in4. The third channel selection module C3 includes a first output port OUT1 and a third output port OUT3, and the fourth channel selection module C4 includes a second output port OUT2 and a fourth output port OUT4. The first and third input ports in1 and in3 of the first channel selection module C1 respectively receive a first grayscale signal and a third grayscale signal, and the second and fourth input ports in2 and in4 of the second channel selection module C2 respectively receive a second grayscale signal and a fourth grayscale signal.
In the embodiment of the present invention, the positive-polarity-voltage selection channel L1 of the first voltage selection channel L is called as an itself channel of the first grayscale signal, and the negative-polarity-voltage selection channel L2 of the first voltage selection channel L is called as a switching channel of the first grayscale signal; the negative-polarity-voltage selection channel L2 of the first voltage selection channel L is called as an itself channel of the third grayscale signal, and the positive-polarity-voltage selection channel L1 of the first voltage selection channel L is called as a switching channel of the third grayscale signal; the positive-polarity-voltage selection channel L3 of the second voltage selection channel L′ is called as an itself channel of the second grayscale signal; the negative-polarity-voltage selection channel L4 of the second voltage selection channel L′ is called as a switching channel of the second grayscale signal; and the negative-polarity-voltage selection channel L4 of the second voltage selection channel L′ is called as an itself channel of the fourth grayscale signal, and the positive-polarity-voltage selection channel L3 of the second voltage selection channel L′ is called as a switching channel of the fourth grayscale signal.
The first output port OUT1 is connected with the pixel electrode of the sub-pixels in the (4n+1)th column, and the polarity voltage corresponding to the first grayscale signal and output from the first output port OUT1 is the voltage of the pixel electrode of the sub-pixels in the (4n+1)th column. The second output port OUT2 is connected with the pixel electrode of the sub-pixels in the (4n+2)th column, and the polarity voltage corresponding to the second grayscale signal and output from the second output port OUT2 is the voltage of the pixel electrode of the sub-pixels in the (4n+2)th column. The third output port OUT3 is connected with the pixel electrode of the sub-pixels in the (4n+3)th column, and the polarity voltage corresponding to the third grayscale signal and output from the third output port OUT3 is the voltage of the pixel electrode of the sub-pixels in the (4n+3)th column. The fourth output port OUT4 is connected with the pixel electrode of the sub-pixels in the (4n+4)th column, and the polarity voltage corresponding to the fourth grayscale signal and output from the fourth output port OUT4 is the voltage of the pixel electrode of the sub-pixels in the (4n+4)th column.
When the first polarity control signal POL1 is at a high level, the first grayscale signal is input into the positive-polarity-voltage selection channel L1 via the first channel section module C1 and then provides a positive polarity voltage corresponding to the first grayscale signal to the first output port OUT1 via the third channel selection module C3; and the third grayscale signal is input into the negative polarity voltage section channel L2 via the first channel section module C1 and then provides a negative polarity voltage corresponding to the third grayscale signal to the third output port OUT3 via the third channel selection module C3, and at this time, the voltage of the pixel electrodes of the (4n+1)th column is the positive polarity voltage corresponding to the first grayscale signal, and the voltage of the pixel electrodes of the (4n+3)th column is the negative polarity voltage corresponding to the third grayscale signal.
When the first polarity control signal POL1 is at a low level, the first grayscale signal is input into the negative-polarity-voltage selection channel L2 via the first channel section module C1 and then provides a negative polarity voltage corresponding to the first grayscale signal to the first output port OUT1 via the third channel selection module C3; and the third grayscale signal is input into the positive polarity voltage section channel L1 via the first channel section module C1 and then provides a positive polarity voltage corresponding to the third grayscale signal to the third output port OUT3 via the third channel selection module C3, and at this time, the voltage of the pixel electrodes of the (4n+1)th column is the negative polarity voltage corresponding to the first grayscale signal, and the voltage of the pixel electrodes of the (4n+3)th column is the positive polarity voltage corresponding to the third grayscale signal.
When the second polarity control signal POL2 is at a high level, the second grayscale signal is input into the positive-polarity-voltage selection channel L3 via the second channel section module C2 and then provides a positive polarity voltage corresponding to the second grayscale signal to the second output port OUT2 via the fourth channel selection module C4; and the fourth grayscale signal is input into the negative polarity voltage section channel L4 via the second channel section module C2 and then provides a negative polarity voltage corresponding to the fourth grayscale signal to the fourth output port OUT4 via the fourth channel selection module C4, and at this time, the voltage of the pixel electrodes of the (4n+2)th column is the positive polarity voltage corresponding to the second grayscale signal, and the voltage of the pixel electrodes of the (4n+4)th column is the negative polarity voltage corresponding to the fourth grayscale signal.
When the second polarity control signal POL2 is at a low level, the second grayscale signal is input into the negative-polarity-voltage selection channel L4 via the second channel section module C2 and then provides a negative polarity voltage corresponding to the second grayscale signal to the second output port OUT2 via the fourth channel selection module C4; and the fourth grayscale signal is input into the positive polarity voltage section channel L3 via the second channel section module C2 and then provides a positive polarity voltage corresponding to the fourth grayscale signal to the fourth output port OUT4 via the fourth channel selection module C4, and at this time, the voltage of the pixel electrodes of the (4n+2)th column is the negative polarity voltage corresponding to the second grayscale signal, and the voltage of the pixel electrodes of the (4n+4)th column is the positive polarity voltage corresponding to the fourth grayscale signal.
Corresponding to the method mentioned above, an exemplary embodiment of the present invention provides a polarity inversion driving apparatus for a liquid crystal display panel, comprising:
a polarity control signal generating unit for generating N polarity control signals of different timings, wherein N is an integer and N≥2, and each polarity control signal is used to control a polarity voltage for sub-pixels in one or more columns of a liquid crystal display panel; and
a polarity control signal outputting unit for outputting the N polarity control signals to polarity control lines in the liquid crystal display panel, wherein each polarity control line corresponds to one polarity control signal.
Another exemplary embodiment of the present invention provides a liquid crystal display, comprising the above polarity inversion driving apparatus for a liquid crystal display panel.
Although several exemplary embodiments have been shown and described, it would be appreciated by those skilled in the art that various changes or modifications may be made in these embodiments without departing from the principles and spirit of the disclosure, the scope of which is defined in the claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2012 1 0546596 | Dec 2012 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
20050168425 | Takada | Aug 2005 | A1 |
20070001965 | Lee | Jan 2007 | A1 |
20080252624 | Jang | Oct 2008 | A1 |
20090179845 | Song | Jul 2009 | A1 |
20090310077 | Kim | Dec 2009 | A1 |
20110050553 | Takada | Mar 2011 | A1 |
20110255020 | Yu et al. | Oct 2011 | A1 |
20120287170 | Cheng | Nov 2012 | A1 |
Number | Date | Country |
---|---|---|
101577091 | Nov 2009 | CN |
Entry |
---|
English translation of Office Action in corresponding Chinese Patent Application No. 2012105465966, dated May 5, 2014. |
Office Action dated Sep. 5, 2014, in parent Chinese Patent Application No. 2012105465966. |
Office Action dated Dec. 29, 2014, in parent Chinese Patent Application No. 2012105465966. |
Number | Date | Country | |
---|---|---|---|
20140176411 A1 | Jun 2014 | US |