Claims
- 1. A circuit for automatically synchronizing the polarity of a synchronization portion of input video signals to create a plurality of output video signals having a predetermined synchronization polarity, said circuit comprising:
- storage means receiving the synchronization portion of the input video signals, receiving a synchronization blanking signal, and storing the synchronization portion of the input video signals when the synchronization blanking signal is asserted;
- signal detection means coupled to said storing means for automatically detecting and ascertaining polarity of the synchronization portion of the input video signals; and
- signal selection means coupled to said signal detection means for selecting and decoding polarity of the synchronization portion of the input video signals, said signal selection means converting and synchronizing the polarity of the synchronization portion of the input video signals and generating a plurality of output video signals with the predetermined synchronized polarity when the synchronization blanking signal is de-asserted,
- wherein said storage means further comprises an amplification means for amplifying the synchronization portion of the input video signals when received in said storing means.
- 2. The circuit of claim 1, wherein the input video signals includes at least a clock signal, the clock signal coupled to said selection means for timing said detection means and for selecting output video signals responsive to the input video signals.
- 3. The circuit of claim 2, wherein the synchronization of the input video signals includes a vertical synchronization signal and a horizontal synchronization signal.
- 4. The circuit of claim 3, wherein said detection means includes an amplification means for amplifying a first signal of the synchronization portion of the input video signals.
- 5. The circuit of claim 4, wherein said selection means includes a means for storing predefined data to synchronize polarity of output video signals.
- 6. A video signal processor for automatically detecting and selectively converting polarity of a synchronization portion of input video signals depending upon the display resolution of a display unit, said processor comprising:
- a buffer unit receiving a synchronization portion of input video signals and a synchronization blanking signal and storing the synchronization portion of the input video signals when the synchronization blanking signal is asserted;
- signal detection unit coupled to said buffer unit to receive and automatically determine polarity of the synchronization portions of the input video signals; and
- selection unit coupled to said detection unit for decoding and converting the polarity of the synchronization portion of input video signals to generate a plurality of output signals with a synchronized polarity when the synchronization blanking signal is deasserted.
- 7. The processor of claim 6, wherein synchronization portion of the input video signals include a horizontal synchronization signal and a vertical synchronization signal.
- 8. The processor of claim 7, wherein said buffer unit includes a plurality of amplification circuits for amplifying the input video signals.
- 9. The processor of claim 8, wherein said selection unit includes a synchronization circuit to synchronize the polarity of output video signals responsive to the synchronization portion of the input video signals.
- 10. In a computer system having a video circuit card for processing video signals, said video circuit card including a video circuit decoder for automatically synchronizing the polarity of a plurality of output video signals corresponding to a plurality of input video signals received in said computer system, said video circuit decoder comprising:
- a storage unit for temporarily storing a synchronization portion of the input video signals in response to an asserted synchronization blanking signal;
- a selection unit, coupled to said storage unit, for determining polarity of the synchronization portion of the input video signals; and
- a synchronization unit for decoding and synchronizing polarity of the synchronization portion of the video signals, said synchronization unit generating a plurality of synchronized polarity output video signals when the synchronization blanking signal is deasserted.
- 11. The circuit decoder of claim 10, wherein the synchronization portion of the input video signals includes a vertical synchronization signal and a horizontal synchronization signal.
- 12. The circuit decoder of claim 11, wherein said storage unit includes a plurality of amplification circuits for amplifying the synchronization portion of the input video signals.
Parent Case Info
This application is a continuation of application Ser. No. 08/471,129 filed Jun. 6, 1995, now abandoned.
US Referenced Citations (12)
Continuations (1)
|
Number |
Date |
Country |
Parent |
471129 |
Jun 1995 |
|