This disclosure relates generally to the field of semiconductor manufacturing, and, more particularly, to the formation and/or exposure of semiconductor elements on wafers using chemical-mechanical polishing.
The methods described in the embodiments may be used for the formation, isolation, and exposure of semiconductor elements on microchip wafers. In particular, the methods may be used for the isolation and exposure of magnetic tunnel junction (MTJ) pillar arrays.
An MTJ is a semiconductor device that may be comprised of two ferromagnets separated by an insulator. In the context of a magnetoresistive random access memory (MRAM) device, an MTJ may comprise a free magnetic layer and a reference magnetic layer, each of which are separated by the insulator. Additional layers are used to create a memory cell such an MRAM device. An MTJ for an MRAM device may also include a hard-mask above the magnetic layers.
MRAM is able to store information because the resistance of the MTJ pillar changes based the direction of the magnetization of the free layer. When the device writes information, the direction of magnetization can be switched to change the resistance of the MTJ pillar. The resulting resistance of the MTJ pillar is interpreted as a digital “1” or “0”.
An example of a process for isolating, and then subsequently exposing MTJ pillars includes depositing a thick insulating layer to create bumps on the pillars and in valleys in the adjacent areas and then applying chemical mechanical polishing (“CMP”) and/or reactive-ion-etching (“RIE”) to remove the insulating layer until the top of the pillars are exposed.
However, this process has several drawbacks. As the CMP process progresses through the insulating layer, which can be very thick (hundreds of nanometers), determining when to stop the CMP process is very difficult. If the CMP process progresses too far, it can damage the pillars. In addition, the lack of CMP uniformity across the wafers can be significant, which negatively impacts the pillar height and size control.
These drawbacks cause wide-ranging problems with the MRAM incorporating the MTJ pillars. Damage and non-uniformity result in problematic tunnel magnetorestistance (“TMR”) values, poor property control, and shunts. The inability to precisely stop the CMP process at the appropriate time prevents the use of the short pillars required for higher density arrays for MRAM. Alternative etching processes do not provide better control or across wafer uniformity.
Thus, there is a need in the art for a manufacturing process that is capable of insulating and subsequently exposing semiconductor elements that is consistent across a wafer, provides consistently high TMR values for large readout signals, allows for higher area density, has little risk of damaging or creating problems in the pillars, and can be performed easily at low cost.
A method manufacturing a semiconductor device described. In an embodiment, the method comprises fabricating a plurality of MTJ pillars on a wafer, each of the plurality of MTJ pillars having a top surface and a side surface, the top surface extending at an MTJ pillar height from the wafer. The embodiment also comprises depositing a first layer on the semiconductor wafer, where the first layer is comprised of a high chemical-mechanical polish (CMP) rate material. This results in the first layer covering the top surface and side surface of each of the plurality of MTJ pillars. The first layer forms a first layer bump portion over the top surface of each of the plurality of MTJ pillars, a first layer side surface portion over the side surface of each of the plurality of MTJ pillars, and a plurality of first layer valley portions in between the plurality of MTJ pillars. The embodiment also comprises depositing a second layer over the first layer, the second layer being comprised of a low CMP rate material. This results in a second layer bump portion covering the first layer bump portion, a second layer side portion covering the first layer side portion, and a plurality of second layer valley portions covering the plurality of first layer valley portions, thereby forming a plurality of MTJ pillar bumps. Each of the plurality of MTJ pillar bumps correspond to the top surface of each of the plurality of MTJ pillars. The second layer having a thickness selected such that a top surface of the plurality of second layer valley portions are at a CMP stop height. The embodiment further comprises chemical-mechanical polishing the plurality of MTJ pillar bumps with a chemical-mechanical polisher. The embodiment further comprises detecting that the chemical-mechanical polisher has reached the top surface of second layer valley portion, and stopping the chemical-mechanical polishing step when the polisher has reached the top surface of the plurality of second layer valley portions such that the side surface of each of the plurality of MTJ pillars remains covered by the first layer and the second layer.
In an embodiment, during the depositing of the second layer step, the second layer is deposited such that the top surface of the plurality of second layer valley portions are above the MTJ pillar height. In an embodiment, after stopping the chemical-mechanical polishing step, the method further comprises etching using an IBE process to remove any remaining portion of the plurality of MTJ pillar bumps over the top surface of the MTJ.
In an embodiment, during the depositing of the second layer step, the second layer is deposited such that the top surface of the second layer valley portion is at the MTJ pillar height, thereby allowing exposure of top surfaces of the plurality of MTJ pillars.
In an embodiment, each of the plurality of MTJ pillars includes a reference layer and a free layer separated by a tunneling layer, and a hard mask over the free layer. During the depositing of the second layer step, the second layer is deposited such that the top surface of second layer valley portion is above a bottom surface of the hard-mask layer of the MTJ pillar.
In an embodiment, a third layer is deposited over the second layer. The third layer is comprised of high CMP rate material, such that a third layer bump portion covers each second layer bump portion, a third layer side portion covers each second layer side portion, and a plurality of third layer valley portions cover the plurality of second layer valley portions. In this embodiment, this forms the plurality of MTJ pillar bumps with additional height imparted by the third layer bump portion. Each of the plurality of MTJ pillar bumps correspond to the top surface of each of the plurality of MTJ pillars. Each of the plurality of MTJ pillar bumps comprising a third layer bump portion, a second layer bump portion and a first layer bump portion.
In an embodiment, the first layer is an insulator material. In another embodiment, the insulator material is SiOx.
In an embodiment, the second layer is an insulator material. In another embodiment, the insulator material is SiNx.
In an embodiment, during the depositing of the second layer step, the second layer is deposited such that the top surface of the plurality of second layer valley portions is above the MTJ pillar height.
In an embodiment, after stopping the chemical-mechanical polishing step, the method further comprises etching using an IBE process to remove any remaining portion of the plurality of MTJ pillar bumps over the top surface of the MTJ.
In an embodiment, the method further comprises depositing an electrode layer prior to the fabricating a plurality of magnetic tunnel junction (MTJ) pillars on a wafer step.
In another embodiment, a semiconductor device is disclosed, which comprises a semiconductor wafer. The device also comprises a plurality of MTJ pillars thereon, where each MTJ pillar comprises a plurality of layers and a hard-mask layer. The hard-mask layer has a bottom surface at a hard-mask bottom height. Each MTJ pillar has a top surface and a side surface. The top surface extends at an MTJ pillar height from the wafer. The top surface of each MTJ pillar is exposed for electrical connection. The device further comprises a semiconductor wafer with the plurality of MTJ pillars thereon having a plurality of valley portions between the plurality of MTJ pillars. The device further can have a first layer. The first layer is comprised of a high chemical-mechanical polish (CMP) rate material. The first layer comprising a side portion over the side surface of each of the plurality of MTJ pillars and a plurality of valley portions over the plurality of valley portions of the semiconductor wafer. The device can also comprise a second layer, where the second layer comprises a low chemical-mechanical polish (CMP) rate material. The second layer comprises a side portion over each side portion of the first layer and plurality of valley portions over the plurality of valley portions of the first layer. Each valley portion of the second layer has a top surface. The second layer has a thickness such that the top surface of a valley portion of the second layer has a height above the hard-mask bottom height.
In an embodiment, the second layer of the device has a thickness such that the top surface of a valley portion of the second layer has a height equal to the MTJ pillar height, thereby exposing top surfaces of the plurality of MTJ pillars.
In another embodiment, the second layer of the device has a thickness such that the top surface of a valley portion of the second layer has a height above the MTJ pillar height.
In an embodiment, the first layer of the device is an insulator material. In an embodiment, the insulator material is SiOx.
In embodiment, the second layer is an insulator material. In embodiment, the insulator material is SiNx.
In an embodiment, the device comprises a third layer. The third layer is comprised of a high CMP rate material, and comprises a side portion over each side portion of the second layer and plurality of valley portions over the plurality of valley portions of the second layer.
In another embodiment, a method for manufacturing a semiconductor device is disclosed. The method comprises fabricating plurality of MTJ pillars on a surface. The surface is on a semiconductor wafer. Each of the plurality of MTJ pillars has a top surface and a side surface, where the top surface extends at an MTJ pillar height from the surface. This embodiment of the method further comprises depositing a first layer. The first layer comprises a high chemical-mechanical polish (CMP) rate material, and covers the top surface of each of the plurality of MTJ pillars, the side surface of each of the plurality of MTJ pillars, and the surface. This embodiment of the method further comprises depositing a low chemical-mechanical polish (CMP) rate layer over the first layer, thereby forming a plurality of MTJ pillar bumps. Each of the plurality of MTJ pillar bumps corresponds to the top surface of each of the plurality of MTJ pillars. The low CMP rate layer further forms a low CMP rate layer valley surface between the plurality of MTJ pillar bumps. Each of the plurality of MTJ pillar bumps comprises portions of the first high CMP rate layer and the low CMP rate layer extending over the top surface of each of the plurality of MTJ pillars. The low CMP rate layer has a thickness selected such that the low CMP rate layer valley surface is at the MTJ pillar height. This embodiment of the method further comprises chemical-mechanical polishing of the semiconductor with a polishing pad to remove the plurality of MTJ pillar bumps. This embodiment of the method further comprises detecting that the polishing pad has reached the low CMP rate layer valley surface. This embodiment further comprises stopping the chemical-mechanical polishing step such that the top surface of each of the MTJ pillars is exposed while the side surface of each of the plurality of MTJ pillars remains covered by high CMP rate layer and the low CMP rate layer.
In an embodiment, the first layer is an insulator material. In another embodiment, the insulator material is SiOx.
In an embodiment, the low CMP rate layer is an insulator material. In another embodiment, the insulator material is SiNx.
These and other objects, features, aspects, and advantages of the embodiments will become better understood with reference to the following description and accompanying drawings.
The accompanying drawings, which are included as part of the present specification, illustrate the presently preferred embodiments and, together with the general description given above and the detailed description given below, serve to explain and teach the principles of the MTJ devices described herein.
The figures are not necessarily drawn to scale and the elements of similar structures or functions are generally represented by like reference numerals for illustrative purposes throughout the figures. The figures are only intended to facilitate the description of the various embodiments described herein; the figures do not describe every aspect of the teachings disclosed herein and do not limit the scope of the claims.
A method for manufacturing semiconductor devices that can be used when fabricating MRAM devices utilizing MTJs is disclosed herein. Each of the features and teachings disclosed herein can be utilized separately or in conjunction with other features and teachings. Representative examples utilizing many of these additional features and teachings, both separately and in combination, are described in further detail with reference to the attached drawings. This detailed description is merely intended to teach a person of skill in the art further details for practicing preferred aspects of the present teachings and is not intended to limit the scope of the claims. Therefore, combinations of features disclosed in the following detailed description may not be necessary to practice the teachings in the broadest sense, and are instead taught merely to describe particularly representative examples of the present teachings.
In the following description, for purposes of explanation only, specific nomenclature is set forth to provide a thorough understanding of the MTJ memory device and the method for manufacturing the same as described herein. The various features of the representative examples and the dependent claims may be combined in ways that are not specifically and explicitly enumerated in order to provide additional useful embodiments of the present teachings. It is also expressly noted that all value ranges or indications of groups of entities disclose every possible intermediate value or intermediate entity for the purpose of original disclosure, as well as for the purpose of restricting the claimed subject matter. It is also expressly noted that the dimensions and the shapes of the components shown in the figures are designed to help to understand how the present teachings are practiced, but not intended to limit the dimensions and the shapes shown in the examples.
Embodiments of this patent include all applications in electronics manufacturing for slowing the chemical mechanical polish process using a stop layer. The detailed description, however, focuses on an embodiment applying this processing scheme to make improved MRAM arrays of MTJs for nonvolatile storage applications. This detailed description is provided to explain the process and is not intended to limit the scope of the claims.
The embodiments use materials with both high and low chemical mechanical polishing (CMP) etch rates where the height of the low CMP etch rate material (LR-CMP material) in the valley adjacent to the MTJ pillar defines the CMP stop-height.
The embodiments also include CMP with an ion beam etching (IBE) step to expose the top of the MTJ pillar. CMP removes the material more quickly and if not done properly may create mechanical stress on the pillars, whereas IBE can be used in the final stages to remove the remaining material more gently to expose the top of the pillars. Using the IBE process following the precisely controlled CMP step eliminates any mechanical stress associated with the CMP process that can affect the interfaces or even induce micro-delamination of the MTJ layers once CMP pads make contact to MTJ stack. The IBE process may also be used with its own stop layer that once exposed provides a clear signal to cease the IBE process.
In one embodiment, both a high CMP polish rate material (HR-CMP material) and a low CMP polish rate material (LR-CMP material) are deposited on an MTJ. The high CMP polish rate material may be SiOx (e.g., silicon dioxide) and the low CMP polish rate material may be SiNx (silicon nitride). Note that there does not have to be a particular polish rate associated with either a HR-CMP material or LR-CMP material. Rather, it is the relative polish rate of the LR-CMP (e.g., two nanometers per minute) material compared to the HR-CMP (e.g., seventy nanometers per minute) material that define a LR-CMP material and HR-CMP material. While the disclosure below focuses on the CMP process, it should be understood that CMP process can be followed by reactive ion etching (RIE) and IBE.
The height of the LR-CMP material in the valley adjacent to the bump over the MTJ pillar is adjustable and allows a manufacturer to determine the point at which CMP may be terminated. When the CMP process moves from the HR-CMP material to the LR-CMP material, the speed of the removal slows significantly and hence this feedback allows the CMP end point can be determined accurately.
The height of the LR-CMP material may be very precisely determined because deposition techniques including physical vapor deposition (PVD), sputtering, and plasma-enhanced chemical vapor deposition (PECVD) allow very exact control of the thickness of the layers. Thus, the CMP process can be stopped at a precisely predetermined height.
In an embodiment of the methods described herein, the MTJ pillars are fabricated on a wafer and isolated, as will be discussed initially with reference to
After fabricating MTJ pillar 200, MTJ pillar 200 is isolated. In the embodiment of
An embodiment of the process described herein may use a plasma-enhanced chemical vapor deposition (PECVD) process to deposit second isolating layer of SiOx 208 over the first isolating layer 206, the result of which is shown in
As will now be discussed with reference to
After the back electrode isolation process is completed, a PECVD process is used to deposit a third isolating layer of SiOx 210 to encapsulate the MTJ pillar 200 (and adjacent regions), as shown. This layer also includes a bump region, side regions, and valley regions (not outlined). Thereafter, a PVD or PECVD process is used to deposit a fourth CMP stop layer 212. Like the first, second, and third isolating layers, the fourth CMP stop layer includes a bump region 236 situated generally horizontally above the MTJ pillar and deposited over the top region of layer 210, side regions 248 and 240 associated with the sides of the MTJ pillar and deposited over the side regions of layer 210, and valley regions 242 and 244 deposited over the valley regions of layer 210. The bump regions are a small fraction of the total wafer surface area and CMP rate is largely defined by the valley regions on the wafer.
The fourth LR-CMP stop layer 212 may be made of SiNx, which is a LR-CMP insulator material. Because the fourth CMP stop layer 212 is a LR-CMP material, as the CMP polishing pad proceeds through the bump and side regions of the various layers, it encounters the valley portion of the LR-CMP stop layer (242 and 244), which slows the CMP process and thus allows the CMP process to be easily stopped. While the CMP process will encounter both LR-CMP and HR-CMP material in the bump and side portions, it will still be significantly slowed when it reaches the larger valley portions of the fourth LR-CMP stop layer (242 and 244).
Note that the surface of a wafer having MTJ pillars 200 formed thereon will have “bumps” formed across the wafer, with each bump corresponding to MTJ pillars 200. These bumps may include the bump portions of the many layers, but may also include portions of the side and valley regions of certain layers.
The top of MTJ pillars 200 must be exposed so that further processing steps can be performed to connect MTJ pillars to other contacts. In other words, each MTJ pillar 200 must be exposed so that electrical connections can be made to such MTJ pillars 200. A CMP process may be used to polish the wafer surface (comprising deposited layers), thereby removing the bumps exposing the top of each MTJ pillar 200 formed on the wafer. Alternatively, the CMP process may be stopped above the pillar. It shall be understood that an MTJ pillar is considered exposed when electrical connections can be made to the top of the pillars.
The ratio of the thickness of the third insulating layer 210 of SiOx to the fourth CMP stop layer 212 of SiNx can be adjusted or it can all be SiNx, so long as there is a sufficiently thick SiNx (or other suitable low CMP polish rate material) to act as the fourth CMP stop layer after the CMP process encounters the valley portions of the fourth CMP stop layer (242 and 244). A person having ordinary skill in the art will recognize that any appropriate manner of deposition of the layers may be used and the order of the deposition, the particular layers required, and the materials used, may be varied. A person of skill will further recognize that three isolating layers prior to the deposition of the fourth LR-CMP stop layer are not required.
In certain embodiments, the fourth LR-CMP stop layer 212 of
As will now be discussed, fourth LR-CMP stop layer 312 and fifth HR-CMP insulating layer 314 make it possible to stop the CMP process when the CMP polishing pad encounters the valley regions of the CMP stop layer 318 and 320. This exposes the top of the MTJ pillar 300 so that a contact can be added but also allows the MTJ pillars 300 on the wafer to have consistent height across the wafer.
As shown in
In the embodiment in
The height of fifth CMP stop layers 214 and 314 can be varied through the deposition process and may be set to stop the CMP process above, or below the top of the MTJ pillar. If very gentle exposure is not needed, the CMP stop-height may be set below MTJ pillar height. Such may be appropriate when there is hard-mask at the top of the MTJ pillar 300 is thick enough to avoid damage to the pillars.
If a gentle pillar exposure is needed and one cannot afford to stress the MTJ stack (200, 300) with CMP, then the thickness/height of the fourth LR-CMP stop layers (212 and 312) can be deposited so that their valley portions (318, 320, 242, 244) are higher than MTJ pillar height. Once CMP is completed, the additional removal can be done using IBE or RIE.
All of the layers have bump, side and valley regions. Of note is that the valley regions (418 and 420) of the fourth LR-CMP stop layer 412 are deposited to a CMP-stop height 416 that is above the top of the MTJ pillar 400. Thereafter the embodiment may use a PECVD process to deposit a fifth HR-CMP insulating layer 414 of SiOx over the fourth LR-CMP stop layer 412.
In this embodiment, however, because the portion of the first isolating layer 406 still covers MTJ pillar 400, another removal process needs to be performed to expose MTJ pillar 400. To expose MTJ pillar 400, additional removal may be done using a gentle IBE or RIE process.
In tests, the CMP process required to obtain a result similar to that represented in
The IBE process can be made more robust by adding a thin layer of oxide, such as MgO (magnesium oxide) (not depicted), that can act as an IBE etch stop layer. The MgO allows the IBE process to stop quickly because once it is exposed, it provides a strong secondary ion mass spectroscopy (SIMS) signal, which may be used to stop the IBE process. The very thin layer of MgO may be placed in the appropriate location using various deposition techniques.
Once these layers have been deposited and prepared, the wafer may be subjected to CMP and etching to expose the tops of the pillars. At step 516, the embodiment starts one or more periods of CMP. As described above, the CMP process continues through the bump, side, and/or valley regions of various layers. At step 518, the CMP process encounters the valley regions of the fourth LR-CMP stop layer (such as 242, 244, 318, 320, 418, 420), and slows significantly. In response to the slowed CMP progress, at step 520, the embodiment stops CMP at the CMP-stop height (such as 214, 316, 416). At step, 522, the embodiment starts IBE process to remove the layers above the top of the MTJ pillar (such as the top region of layer 408). At the desired height below the top of the pillar, the IBE process exposes the thin layer of MgO at step 524, which provides a strong spectroscopy signal SIMS. In response to that signal, the embodiment stops the IBE process at step 526. Thereafter, any remaining manufacturing steps required to manufacture a complete MRAM device, including introducing electrodes that contact the top of each MTJ pillars (e.g. 200, 300, 400) can be performed.
By using a disclosed embodiment, numerous advantages are achieved. Using the embodiments in this application has been shown to result in improved resistance * area (RA) of the MTJ's, improved TMR values (allowing large readout signals), tighter property control as well as reduce exposure to possible shunts. These properties allow the use of this method for wafers with high areal density and smaller MTJ pillars. The described embodiments allow a uniform CMP process across the large area wafers (e.g., 200 or 300 mm), which is beneficial to manufacturing MRAM arrays on CMOS wafers.
For example, using the embodiments described herein, CMP end points are consistent across the wafer, which is illustrated in
As confirmed by these measurements, processing a wafer having MTJ pillars fabricated thereon using the methods described herein result in MTJ pillar heights at the center of a wafer that are similar to MTJ pillar heights at the edge of the same wafer (approximately 73-78 nanometers in thickness). This is a significant improvement over other methods. A person having ordinary skill in the art will recognize that the methods described herein can be used to make shorter pillars, down to approximately 20 nanometers, due partially to the reduced hard-mask necessary at the top of the pillar from the precise control of the CMP stop layer and IBE control. The shorter pillars allow denser arrays for advanced MRAM applications.
In addition to improvements in pillar size and CMP stop locations, the disclosed embodiments produce improved pillar properties for MTJs used in MRAM arrays. Desirable properties for MRAM arrays include high tunnel magnetic resistance values (TMR). High TMR values result when MTJ pillars are well formed and functioning and allow the MTJ pillars to give clear resistance readout signals. Low resistances (Rlow), that are well-separated from the high resistance values (Rhigh) are also desirable because they give good readout signals that clearly separate when a cell is designated as a “1” or a “0” in the MRAM array. As discussed below, manufacturing an MRAM device using the embodiments described herein improve these values.
Generally, batches 43, and 44 were processed without the use of the disclosed CMP-stop layer embodiments, and Batches 55, and 60 used the disclosed LR-CMP stop-layer.
As seen in
A person of skill will understand that the above disclosure maps only particular embodiments. It should be further understood that intervening layers can occur even when one layer is described as having been placed over, is covering, or is on top of another layer. That understanding applies to the claims. It should be further understood that polishing may in some embodiments comprise etching processes. It should further be understood that while the MTJ pillars have been depicted in two-dimensional cross sections, they are three dimensional objects and the layers discussed may cover the three dimensional top, all sides, and all surrounding valley portions of the MTJ pillars.
The above description and drawings are only to be considered illustrative of specific embodiments, which achieve the features and advantages described herein. Modifications and substitutions to specific process conditions can be made. Accordingly, the embodiments in this patent document are not considered as being limited by the foregoing description and drawings.
This application is a divisional of U.S. patent application Ser. No. 15/097,576, filed Apr. 13, 2016, now U.S. Pat. No. 9,773,974. This application also claims the benefit of Provisional Application No. 62/198,870, filed Jul. 30, 2015. Priority to this provisional application is expressly claimed, and the disclosure of the provisional application is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
341801 | Fox | May 1986 | A |
5541868 | Prinz | Jul 1996 | A |
5629549 | Johnson | May 1997 | A |
5640343 | Gallagher et al. | Jun 1997 | A |
5654566 | Johnson | Aug 1997 | A |
5691936 | Sakakima et al. | Nov 1997 | A |
5695846 | Lange et al. | Dec 1997 | A |
5695864 | Slonczewski | Dec 1997 | A |
5732016 | Chen et al. | Mar 1998 | A |
5856897 | Mauri | Jan 1999 | A |
5896252 | Kanai | Apr 1999 | A |
5966323 | Chen et al. | Oct 1999 | A |
6016269 | Peterson et al. | Jan 2000 | A |
6055179 | Koganei et al. | Apr 2000 | A |
6097579 | Gill | Aug 2000 | A |
6124711 | Tanaka et al. | Sep 2000 | A |
6134138 | Lu et al. | Oct 2000 | A |
6140838 | Johnson | Oct 2000 | A |
6154349 | Kanai et al. | Nov 2000 | A |
6172902 | Wegrowe et al. | Jan 2001 | B1 |
6233172 | Chen et al. | May 2001 | B1 |
6243288 | Ishikawa et al. | Jun 2001 | B1 |
6252798 | Satoh et al. | Jun 2001 | B1 |
6256223 | Sun | Jul 2001 | B1 |
6292389 | Chen et al. | Sep 2001 | B1 |
6347049 | Childress et al. | Feb 2002 | B1 |
6376260 | Chen et al. | Apr 2002 | B1 |
6385082 | Abraham et al. | May 2002 | B1 |
6436526 | Odagawa et al. | Aug 2002 | B1 |
6458603 | Kersch et al. | Oct 2002 | B1 |
6493197 | Ito et al. | Dec 2002 | B2 |
6522137 | Sun et al. | Feb 2003 | B1 |
6532164 | Redon et al. | Mar 2003 | B2 |
6538918 | Swanson et al. | Mar 2003 | B2 |
6545906 | Savtchenko et al. | Apr 2003 | B1 |
6563681 | Sasaki et al. | May 2003 | B1 |
6566246 | deFelipe et al. | May 2003 | B1 |
6603677 | Redon et al. | Aug 2003 | B2 |
6653153 | Doan et al. | Nov 2003 | B2 |
6654278 | Engel et al. | Nov 2003 | B1 |
6677165 | Lu et al. | Jan 2004 | B1 |
6710984 | Yuasa et al. | Mar 2004 | B1 |
6713195 | Wang et al. | Mar 2004 | B2 |
6714444 | Huai et al. | Mar 2004 | B2 |
6744086 | Daughton et al. | Jun 2004 | B2 |
6750491 | Sharma et al. | Jun 2004 | B2 |
6765824 | Kishi et al. | Jul 2004 | B2 |
6772036 | Eryurek et al. | Aug 2004 | B2 |
6773515 | Li et al. | Aug 2004 | B2 |
6777730 | Daughton et al. | Aug 2004 | B2 |
6785159 | Tuttle | Aug 2004 | B2 |
6812437 | Levy et al. | Nov 2004 | B2 |
6829161 | Huai et al. | Dec 2004 | B2 |
6835423 | Chen et al. | Dec 2004 | B2 |
6838740 | Huai et al. | Jan 2005 | B2 |
6842317 | Sugita et al. | Jan 2005 | B2 |
6847547 | Albert et al. | Jan 2005 | B2 |
6887719 | Lu et al. | May 2005 | B2 |
6888742 | Nguyen et al. | May 2005 | B1 |
6902807 | Argoitia et al. | Jun 2005 | B1 |
6906369 | Ross et al. | Jun 2005 | B2 |
6920063 | Huai et al. | Jul 2005 | B2 |
6933155 | Albert et al. | Aug 2005 | B2 |
6958927 | Nguyen et al. | Oct 2005 | B1 |
6967863 | Huai | Nov 2005 | B2 |
6980469 | Kent et al. | Dec 2005 | B2 |
6985385 | Nguyen et al. | Jan 2006 | B2 |
6992359 | Nguyen et al. | Jan 2006 | B2 |
6995962 | Saito et al. | Feb 2006 | B2 |
7002839 | Kawabata et al. | Feb 2006 | B2 |
7005958 | Wan | Feb 2006 | B2 |
7006375 | Covington | Feb 2006 | B2 |
7009877 | Huai et al. | Mar 2006 | B1 |
7041598 | Sharma | May 2006 | B2 |
7045368 | Hong et al. | May 2006 | B2 |
7149106 | Mancoff et al. | Dec 2006 | B2 |
7170778 | Kent et al. | Jan 2007 | B2 |
7190611 | Nguyen et al. | Mar 2007 | B2 |
7203129 | Lin et al. | Apr 2007 | B2 |
7227773 | Nguyen et al. | Jun 2007 | B1 |
7262941 | Li et al. | Aug 2007 | B2 |
7307876 | Kent et al. | Dec 2007 | B2 |
7324387 | Bergemont et al. | Jan 2008 | B1 |
7335960 | Han et al. | Feb 2008 | B2 |
7351594 | Bae et al. | Apr 2008 | B2 |
7352021 | Bae et al. | Apr 2008 | B2 |
7376006 | Bednorz et al. | May 2008 | B2 |
7378699 | Chan et al. | May 2008 | B2 |
7449345 | Horng et al. | Nov 2008 | B2 |
7476919 | Hong et al. | Jan 2009 | B2 |
7502249 | Ding | Mar 2009 | B1 |
7573737 | Kent et al. | Aug 2009 | B2 |
7598555 | Papworth-Parkin | Oct 2009 | B1 |
7619431 | DeWilde et al. | Nov 2009 | B2 |
7630232 | Guo | Dec 2009 | B2 |
7643332 | Leuschner | Jan 2010 | B2 |
7679155 | Korenivski | Mar 2010 | B2 |
7911832 | Kent et al. | Mar 2011 | B2 |
7936595 | Han et al. | May 2011 | B2 |
7986544 | Kent et al. | Jul 2011 | B2 |
8014193 | Nakayama et al. | Sep 2011 | B2 |
8279663 | Nakayama | Oct 2012 | B2 |
8279666 | Dieny et al. | Oct 2012 | B2 |
8334213 | Mao | Dec 2012 | B2 |
8357982 | Kajiyama | Jan 2013 | B2 |
8363465 | Kent et al. | Jan 2013 | B2 |
8456883 | Liu | Jun 2013 | B1 |
8488375 | Saida et al. | Jul 2013 | B2 |
8492881 | Kuroiwa et al. | Jul 2013 | B2 |
8508979 | Saida et al. | Aug 2013 | B2 |
8535952 | Ranjan et al. | Sep 2013 | B2 |
8574928 | Satoh et al. | Nov 2013 | B2 |
8576616 | Saida et al. | Nov 2013 | B2 |
8582355 | Saida et al. | Nov 2013 | B2 |
8617408 | Balamane | Dec 2013 | B2 |
8716817 | Saida et al. | May 2014 | B2 |
8737122 | Saida et al. | May 2014 | B2 |
8737137 | Choy et al. | May 2014 | B1 |
8779537 | Huai | Jul 2014 | B2 |
8823118 | Horng | Sep 2014 | B2 |
8852760 | Wang et al. | Oct 2014 | B2 |
8860156 | Beach | Oct 2014 | B2 |
8878317 | Daibou et al. | Nov 2014 | B2 |
9019754 | Bedeschi | Apr 2015 | B1 |
9025368 | Saida et al. | May 2015 | B2 |
9082888 | Kent et al. | Jul 2015 | B2 |
9117995 | Daibou et al. | Aug 2015 | B2 |
9129690 | Park et al. | Sep 2015 | B2 |
9159342 | Kudo et al. | Oct 2015 | B2 |
9245608 | Chen et al. | Jan 2016 | B2 |
9263667 | Pinarbasi | Feb 2016 | B1 |
9299918 | Daibou et al. | Mar 2016 | B2 |
9337412 | Pinarbasi et al. | Mar 2016 | B2 |
9362486 | Kim et al. | Jun 2016 | B2 |
9378817 | Lee et al. | Jun 2016 | B2 |
9379314 | Park | Jun 2016 | B2 |
9406876 | Pinarbasi | Aug 2016 | B2 |
9472282 | Lee et al. | Oct 2016 | B2 |
9472748 | Kuo et al. | Oct 2016 | B2 |
9484527 | Han et al. | Nov 2016 | B2 |
9548445 | Lee et al. | Jan 2017 | B2 |
9589616 | Meng et al. | Mar 2017 | B2 |
9728712 | Kardasz et al. | Aug 2017 | B2 |
9741926 | Pinarbasi et al. | Aug 2017 | B1 |
9773540 | Zang et al. | Sep 2017 | B2 |
9773974 | Pinarbasi et al. | Sep 2017 | B2 |
9777974 | Kamitani et al. | Oct 2017 | B2 |
9818464 | Saida et al. | Nov 2017 | B2 |
9853206 | Pinarbasi et al. | Dec 2017 | B2 |
10008248 | Buhrman et al. | Jun 2018 | B2 |
10026892 | Pinarbasi et al. | Jul 2018 | B2 |
10032978 | Schabes et al. | Jul 2018 | B1 |
10229724 | el Baraji et al. | Mar 2019 | B1 |
10236047 | Ryan et al. | Mar 2019 | B1 |
10236048 | Tzoufras et al. | Mar 2019 | B1 |
10236439 | Schabes et al. | Mar 2019 | B1 |
10270027 | Gajek et al. | Apr 2019 | B1 |
10360961 | Tzoufras et al. | Jul 2019 | B1 |
10468588 | Schabes et al. | Nov 2019 | B2 |
10468590 | Kardasz et al. | Nov 2019 | B2 |
10580827 | Watts et al. | Mar 2020 | B1 |
10615335 | Kardasz et al. | Apr 2020 | B2 |
10643680 | Pinarbasi et al. | May 2020 | B2 |
20020090533 | Zhang et al. | Jul 2002 | A1 |
20020105823 | Redon et al. | Aug 2002 | A1 |
20020132140 | Igarashi et al. | Sep 2002 | A1 |
20030117840 | Sharma et al. | Jun 2003 | A1 |
20030151944 | Saito | Aug 2003 | A1 |
20030197984 | Inomata et al. | Oct 2003 | A1 |
20030218903 | Luo | Nov 2003 | A1 |
20040012994 | Slaughter et al. | Jan 2004 | A1 |
20040061154 | Huai et al. | Apr 2004 | A1 |
20040094785 | Zhu et al. | May 2004 | A1 |
20040125649 | Durlam et al. | Jul 2004 | A1 |
20040130936 | Nguyen et al. | Jul 2004 | A1 |
20040257717 | Sharma et al. | Dec 2004 | A1 |
20050041342 | Huai et al. | Feb 2005 | A1 |
20050051820 | Stojakovic et al. | Mar 2005 | A1 |
20050063222 | Huai et al. | Mar 2005 | A1 |
20050104101 | Sun et al. | May 2005 | A1 |
20050128842 | Wei | Jun 2005 | A1 |
20050136600 | Huai | Jun 2005 | A1 |
20050158881 | Sharma | Jul 2005 | A1 |
20050174702 | Gill | Aug 2005 | A1 |
20050180202 | Huai et al. | Aug 2005 | A1 |
20050184839 | Nguyen et al. | Aug 2005 | A1 |
20050201023 | Huai et al. | Sep 2005 | A1 |
20050237787 | Huai et al. | Oct 2005 | A1 |
20050280058 | Pakala et al. | Dec 2005 | A1 |
20060002184 | Hong et al. | Jan 2006 | A1 |
20060018057 | Huai | Jan 2006 | A1 |
20060044703 | Inomata et al. | Mar 2006 | A1 |
20060049472 | Diao et al. | Mar 2006 | A1 |
20060087880 | Mancoff et al. | Apr 2006 | A1 |
20060092696 | Bessho | May 2006 | A1 |
20060132990 | Morise et al. | Jun 2006 | A1 |
20060227465 | Inokuchi et al. | Oct 2006 | A1 |
20070019337 | Apalkov et al. | Jan 2007 | A1 |
20070030728 | Kent et al. | Feb 2007 | A1 |
20070047294 | Panchula | Mar 2007 | A1 |
20070096229 | Yoshikawa et al. | May 2007 | A1 |
20070242501 | Hung et al. | Oct 2007 | A1 |
20070297220 | Yoshikawa et al. | Dec 2007 | A1 |
20080031035 | Rodmacq et al. | Feb 2008 | A1 |
20080049488 | Rizzo | Feb 2008 | A1 |
20080112094 | Kent et al. | May 2008 | A1 |
20080151442 | Mauri et al. | Jun 2008 | A1 |
20080151614 | Guo | Jun 2008 | A1 |
20080164547 | Higo et al. | Jul 2008 | A1 |
20080185670 | Kajiyama | Aug 2008 | A1 |
20080259508 | Kent et al. | Oct 2008 | A2 |
20080273274 | Kojima et al. | Nov 2008 | A1 |
20080297292 | Viola et al. | Dec 2008 | A1 |
20090015958 | Nakamura et al. | Jan 2009 | A1 |
20090046501 | Ranjan et al. | Feb 2009 | A1 |
20090072185 | Raksha et al. | Mar 2009 | A1 |
20090091037 | Assefa et al. | Apr 2009 | A1 |
20090098413 | Kanegae | Apr 2009 | A1 |
20090161421 | Cho et al. | Jun 2009 | A1 |
20090209050 | Wang | Aug 2009 | A1 |
20090209102 | Zhong et al. | Aug 2009 | A1 |
20090231909 | Dieny et al. | Sep 2009 | A1 |
20090244792 | Nakayama et al. | Oct 2009 | A1 |
20100019333 | Zhao et al. | Jan 2010 | A1 |
20100124091 | Cowburn | May 2010 | A1 |
20100193891 | Wang et al. | Aug 2010 | A1 |
20100232206 | Li et al. | Sep 2010 | A1 |
20100246254 | Prejbeanu et al. | Sep 2010 | A1 |
20100271870 | Zheng et al. | Oct 2010 | A1 |
20100290275 | Park et al. | Nov 2010 | A1 |
20100304204 | Routkevitch et al. | Dec 2010 | A1 |
20110001108 | Greene et al. | Jan 2011 | A1 |
20110032645 | Noel et al. | Feb 2011 | A1 |
20110058412 | Zheng et al. | Mar 2011 | A1 |
20110089511 | Keshtbod et al. | Apr 2011 | A1 |
20110133298 | Chen et al. | Jun 2011 | A1 |
20110141804 | Apalkov et al. | Jun 2011 | A1 |
20110149632 | Chen et al. | Jun 2011 | A1 |
20110216436 | Igarashi | Sep 2011 | A1 |
20110235217 | Chen | Sep 2011 | A1 |
20110305077 | Higo et al. | Dec 2011 | A1 |
20120012952 | Chen et al. | Jan 2012 | A1 |
20120052258 | Op DeBeeck et al. | Mar 2012 | A1 |
20120069649 | Ranjan et al. | Mar 2012 | A1 |
20120120520 | Childress et al. | May 2012 | A1 |
20120155156 | Watts | Jun 2012 | A1 |
20120181642 | Prejbeanu et al. | Jul 2012 | A1 |
20120188818 | Ranjan et al. | Jul 2012 | A1 |
20120228728 | Ueki et al. | Sep 2012 | A1 |
20120280336 | Jan | Nov 2012 | A1 |
20120280339 | Zhang et al. | Nov 2012 | A1 |
20120294078 | Kent et al. | Nov 2012 | A1 |
20120299133 | Son et al. | Nov 2012 | A1 |
20130001506 | Sato et al. | Jan 2013 | A1 |
20130001652 | Yoshikawa et al. | Jan 2013 | A1 |
20130021841 | Zhou et al. | Jan 2013 | A1 |
20130075845 | Chen et al. | Mar 2013 | A1 |
20130119495 | Vetro et al. | May 2013 | A1 |
20130157385 | Jung et al. | Jun 2013 | A1 |
20130181305 | Nakayama et al. | Jul 2013 | A1 |
20130244344 | Malmhall et al. | Sep 2013 | A1 |
20130267042 | Satoh et al. | Oct 2013 | A1 |
20130270523 | Wang et al. | Oct 2013 | A1 |
20130270661 | Yi et al. | Oct 2013 | A1 |
20130307097 | Yi et al. | Nov 2013 | A1 |
20130341801 | Satoh et al. | Dec 2013 | A1 |
20140009994 | Parkin et al. | Jan 2014 | A1 |
20140036573 | Ishihara et al. | Feb 2014 | A1 |
20140042571 | Gan et al. | Feb 2014 | A1 |
20140048896 | Huang et al. | Feb 2014 | A1 |
20140070341 | Beach et al. | Mar 2014 | A1 |
20140087483 | Ohsawa | Mar 2014 | A1 |
20140093701 | Sahoo et al. | Apr 2014 | A1 |
20140103472 | Kent et al. | Apr 2014 | A1 |
20140103473 | Kent et al. | Apr 2014 | A1 |
20140131824 | Kitagawa et al. | May 2014 | A1 |
20140159175 | Lee et al. | Jun 2014 | A1 |
20140169085 | Wang et al. | Jun 2014 | A1 |
20140177316 | Otsuka et al. | Jun 2014 | A1 |
20140217531 | Jan | Aug 2014 | A1 |
20140252439 | Guo | Sep 2014 | A1 |
20140264671 | Chepulskyy et al. | Sep 2014 | A1 |
20150008550 | Min et al. | Jan 2015 | A1 |
20150056368 | Wang et al. | Feb 2015 | A1 |
20150171315 | Gan et al. | Jun 2015 | A1 |
20150171316 | Park et al. | Jun 2015 | A1 |
20150279904 | Pinarbasi | Oct 2015 | A1 |
20150357015 | Kent et al. | Dec 2015 | A1 |
20150372687 | Buhrman et al. | Dec 2015 | A1 |
20160027999 | Pinarbasi | Jan 2016 | A1 |
20160087193 | Pinarbasi et al. | Mar 2016 | A1 |
20160093798 | Kim et al. | Mar 2016 | A1 |
20160099405 | Zimmer et al. | Apr 2016 | A1 |
20160111634 | Lee et al. | Apr 2016 | A1 |
20160126452 | Kuo et al. | May 2016 | A1 |
20160126453 | Chen et al. | May 2016 | A1 |
20160163965 | Han et al. | Jun 2016 | A1 |
20160163973 | Pinarbasi | Jun 2016 | A1 |
20160181508 | Lee et al. | Jun 2016 | A1 |
20160218278 | Pinarbasi et al. | Jul 2016 | A1 |
20160276006 | Ralph et al. | Sep 2016 | A1 |
20160284762 | Wang et al. | Sep 2016 | A1 |
20160315118 | Kardasz et al. | Oct 2016 | A1 |
20160315259 | Kardasz et al. | Oct 2016 | A1 |
20160372656 | Pinarbasi et al. | Dec 2016 | A1 |
20170018705 | Harms et al. | Jan 2017 | A1 |
20170025472 | Kim et al. | Jan 2017 | A1 |
20170033156 | Gan et al. | Feb 2017 | A1 |
20170033283 | Pinarbasi et al. | Feb 2017 | A1 |
20170033742 | Akerman | Feb 2017 | A1 |
20170047107 | Berger et al. | Feb 2017 | A1 |
20170084826 | Zhou et al. | Mar 2017 | A1 |
20170222132 | Pinarbasi et al. | Aug 2017 | A1 |
20170236570 | Kent et al. | Aug 2017 | A1 |
20170324029 | Pinarbasi et al. | Nov 2017 | A1 |
20170331032 | Chen et al. | Nov 2017 | A1 |
20170331033 | Kardasz et al. | Nov 2017 | A1 |
20180047894 | Pinarbasi et al. | Feb 2018 | A1 |
20180076382 | Park et al. | Mar 2018 | A1 |
20180114898 | Lee | Apr 2018 | A1 |
20180205001 | Beach et al. | Jul 2018 | A1 |
20180248110 | Kardasz et al. | Aug 2018 | A1 |
20180248113 | Pinarbasi et al. | Aug 2018 | A1 |
20190304653 | Oguz et al. | Oct 2019 | A1 |
Number | Date | Country |
---|---|---|
2766141 | Jan 2011 | CA |
101036195 | Sep 2008 | CN |
102334207 | Jan 2012 | CN |
102823008 | Dec 2012 | CN |
102959693 | Mar 2013 | CN |
103299370 | Sep 2013 | CN |
103608861 | Feb 2014 | CN |
105706259 | Jun 2016 | CN |
105917480 | Aug 2016 | CN |
106062979 | Oct 2016 | CN |
107750382 | Mar 2018 | CN |
107851712 | Mar 2018 | CN |
1345277 | Sep 2003 | EP |
3298636 | Mar 2018 | EP |
2817998 | Jun 2002 | FR |
2832542 | May 2003 | FR |
2910716 | Jun 2008 | FR |
H10-004012 | Jan 1998 | JP |
H11-120758 | Apr 1999 | JP |
H11-352867 | Dec 1999 | JP |
2001-195878 | Jul 2001 | JP |
2002-261352 | Sep 2002 | JP |
2002-357489 | Dec 2002 | JP |
2003-318461 | Nov 2003 | JP |
2005-044848 | Feb 2005 | JP |
2005-150482 | Jun 2005 | JP |
2005-535111 | Nov 2005 | JP |
4066477 | Mar 2006 | JP |
2006-128579 | May 2006 | JP |
2008-38362 | Feb 2008 | JP |
2008-098365 | Apr 2008 | JP |
2008-524830 | Jul 2008 | JP |
2008-192832 | Aug 2008 | JP |
2009-027177 | Feb 2009 | JP |
2009-231753 | Oct 2009 | JP |
2012-004222 | Jan 2012 | JP |
2013-012546 | Jan 2013 | JP |
2013-048210 | Mar 2013 | JP |
2013-219010 | Oct 2013 | JP |
2014-022751 | Feb 2014 | JP |
2014-039061 | Feb 2014 | JP |
2014-517516 | Jul 2014 | JP |
5635666 | Dec 2014 | JP |
2015-002352 | Jan 2015 | JP |
2017-510989 | Apr 2017 | JP |
2017527097 | Sep 2017 | JP |
2017532752 | Nov 2017 | JP |
10-2014-0115246 | Sep 2014 | KR |
10-2015-0016162 | Feb 2015 | KR |
2009-080636 | Jul 2009 | WO |
WO 2011-005484 | Jan 2011 | WO |
WO 2013027406 | Feb 2013 | WO |
WO 2014-062681 | Apr 2014 | WO |
WO-2015-153142 | Oct 2015 | WO |
2016011435 | Jan 2016 | WO |
WO 2016-014326 | Jan 2016 | WO |
WO 2016-048603 | Mar 2016 | WO |
WO-2016-171800 | Oct 2016 | WO |
WO-2016-171920 | Oct 2016 | WO |
WO-2016-204835 | Dec 2016 | WO |
WO-2017-019134 | Feb 2017 | WO |
WO-2017-030647 | Feb 2017 | WO |
WO-2017-131894 | Aug 2017 | WO |
WO 2017151735 | Sep 2017 | WO |
Entry |
---|
US 7,026,672 B2, 04/2006, Pakala et al. (withdrawn) |
US 7,026,672, 4/2006, Grandis, Inc. (withdrawn). |
R.H. Koch, et al., “Thermally Assisted Magnetization Reversal in Submicron-Sized Magnetic Thin Films”; Physical Review Letters; The American Physical Society; vol. 84, No. 23; Jun. 5, 2000, pp. 5419-5422 (4 pages). |
K.J. Lee, et al., “Analytical investigation of spin-transfer dynamics using a perpendicular-to-plane polarizer”; Applied Physics Letters; American Institute of Physics; vol. 86, (2005); pp. 022505-1 to 022505-3 (3 pages). |
Kirsten Martens, et al., “Thermally Induced Magnetic Switching in Thin Ferromagnetic Annuli”; NSF grants PHY-0351964 (DLS); 2005; 11 pages. |
Kirsten Martens, et al., “Magnetic Reversal in Nanoscopic Ferromagnetic Rings”; NSF grants PHY-0351964 (DLS); 2006; 23 pages. |
“Magnetic Technology Sprintronics, Media and Interface”; Data Storage Institute, R&D Highlights; Sep. 2010; 3 pages. |
Andrew Kent, et al.; U.S. Appl. No. 61/715,111, filed Oct. 17, 2012, entitled “Inverted Orthogonal Spin Transfer Layer Stack”. |
International Search Report and Written Opinion dated Jul. 10, 2015 in PCT/US2015/021580; 12 pages. |
Pinarbasi, et al.; U.S. Appl. No. 14/814,036, filed Jul. 30, 2016, entitled “Precessional Spin Current Structure for MRAM”. |
Kardasz, et al.; U.S. Appl. No. 14/866,359, filed Sep. 25, 2015, entitled “Spin Transfer Torque Structure for MRAM Devices Having a Spin Current Injection Capping Layer”. |
International Search Report and Written Opinion dated Oct. 30, 2015 in PCT/US2015/040700; 11 pages. |
International Search Report and Written Opinion dated Dec. 14, 2015 in PCT/US2015/047875; 13 pages. |
Pinarbasi, et al.; U.S. Appl. No. 15/041,325, filed Feb. 11, 2016, entitled “Method for Manufacturing MTJ Memory Device”. |
Kardasz, et al.; U.S. Appl. No. 15/091,853, filed Apr. 6, 2016, entitled “High Annealing Temperature Perpendicular Magnetic Anisotropy Structure for Magnetic Random Access Memory”. |
Pinarbasi, et al.; U.S. Appl. No. 15/093,367, filed Apr. 7, 2016, entitled “Magnetic Tunnel Junction Structure for MRAM Device”. |
Pinarbasi, et al.; U.S. Appl. No. 15/097,576, filed Apr. 13, 2016, entitled “Polishing Stop Layer(s) for Processing Arrays of Semiconductor Elements”. |
Pinarbasi, et al.; U.S. Appl. No. 15/157,783, filed May 18, 2016, entitled “Memory Cell Having Magnetic Tunnel Junction and Thermal Stability Enhancement Layer”. |
Berger, et al.; U.S. Appl. No. 15/174,482, filed Jun. 6, 2016, entitled “Method and Apparatus for Bipolar Memory Write-Verify”. |
International Search Report and Written Opinion dated Jun. 17, 2016 in PCT/US2016/021324; 9 pages. |
International Search Report and Written Opinion dated Jun. 17, 2016 in PCT/US2016/021691; 9 pages. |
International Search Report and Written Opinion dated Jul. 15, 2016 in PCT/US2016/026473; 9 pages. |
International Search Report and Written Opinion dated Jul. 21, 2016 in PCT/US2016/027445; 10 pages. |
International Search Report and Written Opinion dated Sep. 26, 2016 in PCT/US2016/037843; 10 pages. |
S. Ikeda, et al.; “A perpendicular-anisotropy CoFeB—MgO magnetic tunnel junction”; Nature Materials, vol. 9, Sep. 2010; pp. 721-724; 4 pages. |
Pinarbasi, et al.; U.S. Appl. No. 15/445,260, filed Feb. 28, 2017, entitled “Precessional Spin Current Structure for MRAM”. |
Pinarbasi, et al.; U.S. Appl. No. 15/445,362, filed Feb. 28, 2017, entitled “Precessional Spin Current Structure for MRAM”. |
NonFinal Office Action dated Mar. 20, 2015 in U.S. Appl. No. 14/242,419; 18 pages. |
NonFinal Office Action dated Dec. 9, 2017 in U.S. Appl. No. 14/866,359; 26 pages. |
NonFinal Office Action dated Feb. 8, 2017 in U.S. Appl. No. 15/174,482; 10 pages. |
International Search Report and Written Opinion dated Apr. 7, 2017 in PCT/US2016/067444; 13 pages. |
Notice of Allowance dated Apr. 21, 2017 in U.S. Appl. No. 15/157,783; 36 pages. |
Mourad El Baraji, et al.; U.S. Appl. No. 15/859,517, filed Dec. 30, 2017, entitled “Microwave Write-Assist in Series-Interconnected Orthogonal STT-MRAM Devices”. |
Pinarbasi, et a.; U.S. Appl. No. 14/341,185, filed Jul. 25, 2014, entitled “Method for Manufacturing MTJ Memory Device”. |
Pinarbasi, et al.; U.S. Appl. No. 14/492,943, filed Sep. 22, 2014, entitled “Magnetic Tunnel Junction Structure for MRAM Device”. |
Mourad El Baraji, et al.; U.S. Appl. No. 15/859,514, filed Dec. 30, 2017, entitled “Microwave Write-Assist in Orthogonal STT-MRAM”. |
Manfred Ernst Schabes, et al.; U.S. Appl. No. 15/859,374, filed Dec. 30, 2017, entitled “Switching and Stability Control for Perpendicular Magnetic Tunnel Junction Device”. |
Manfred Ernst Schabes, et al.; U.S. Appl. No. 15/859,379, filed Dec. 30, 2017, entitled “Perpendicular Magnetic Tunnel Junction Device with Offset Precessional Spin Current Layer”. |
Manfred Ernst Schabes, et al.; U.S. Appl. No. 15/859,381, filed Dec. 30, 2017, entitled “Perpendicular Magnetic Tunnel Junction Device with Precessional Spin Current Layer Having a Modulated Moment Density”. |
Notice of Allowance dated Oct. 16, 2017 in U.S. Appl. No. 14/814,036; 16 pages. |
Mustafa Michael Pinarbasi, et al.; U.S. Appl. No. 15/794,871, filed Oct. 26, 2017, entitled “Precessional Spin Current Structure for MRAM”. |
Michail Tzoufras, et al.; U.S. Appl. No. 15/858,950, filed Dec. 29, 2017, entitled “AC Current Pre-Charge Write-Assist in Orthogonal STT-MRAM”. |
Marcin Jan Gajek, et al.; U.S. Appl. No. 15/858,988, filed Dec. 29, 2017, entitled “Self-Generating AC Current Assist in Orthogonal STT MRAM”. |
Eric Michael Ryan, et al.; U.S. Appl. No. 15/859,015, filed Dec. 29, 2017, entitled “Shared Oscillator (STNO) for MRAM Array Write-Assist in Orthogonal STT-MRAM”. |
Michail Tzoufras, et al.; U.S. Appl. No. 15/859,030, filed Dec. 29, 2017, entitled “AC Current Write-Assist in Orthogonal STT-MRAM”. |
Kadriye Deniz Bozdag, et al.; U.S. Appl. No. 15/859,047, filed Dec. 29, 2017, entitled “Three-Terminal MRAM with AC Write-Assist for Low Read Disturb”. |
Manfred Ernst Schabes, et al.; U.S. Appl. No. 15/862,788, filed Jan. 5, 2018, entitled “Perpendicular Magnetic Tunnel Junction Device with Skyrmionic Enhancement Layers for the Precessional Spin Current Magnetic Layer”. |
Manfred Ernst Schabes, et al.; U.S. Appl. No. 15/859,384, filed Dec. 30, 2017, entitled “Perpendicular Magnetic Tunnel Junction Device with Skyrmionic Assist Layers for Free Layer Switching”. |
International Search Report and Written Opinion dated May 10, 2018 in PCT/US2018/014645; 14 pages. |
International Search Report and Written Opinion dated May 30, 2018 in PCT/US2018/014641; 13 pages. |
NonFinal Office Action dated Jan. 15, 2019 in U.S. Appl. No. 15/862,788. |
Extended European Search Report dated Jan. 30, 2019 in EU Application No. 16812075.6. |
NonFinal Office Action dated Mar. 22, 2019 in U.S. Appl. No. 16/027,739. |
Notice of Allowance dated Feb. 12, 2019 in U.S. Appl. No. 15/859,381. |
Notice of Allowance dated Mar. 21, 2019 in U.S. Appl. No. 15/858,950. |
Final Office Action dated Jun. 9, 2017 in U.S. Appl. No. 14/814,038; 19 pages. |
Final Office Action dated Dec. 13, 2018 in U.S. Appl. No. 15/091,853. |
Notice of Allowance dated Nov. 30, 2018 in U.S. Appl. No. 15/859,514. |
Notice of Allowance dated Dec. 12, 2018 in U.S. Appl. No. 15/858,988. |
Restriction Requirement in U.S. Appl. No. 16/123,663 dated Apr. 24, 2019. |
Final Office Action dated Jul. 9, 2015 in U.S. Appl. No. 14/242,419; 19 pages. |
Final Office Action dated Nov. 8, 2018 in U.S. Appl. No. 15/445,260. |
Final Office Action dated Nov. 16, 2018 in U.S. Appl. No. 15/445,362. |
Non-Final Office Action dated Nov. 23, 2018 in U.S. Appl. No. 15/859,384. |
Non-Final Office Action dated Nov. 26, 2018 in U.S. Appl. No. 15/858,950. |
Non-Final Office Action dated Mar. 20, 2015 U.S. Appl. No. 14/242,419; 18 pages. |
Non-Final Office Action dated Sep. 11, 2015 in U.S. Appl. No. 14/492,943; 13 pages. |
Non-Final Office Action dated Jan. 20, 2016 in U.S. Appl. No. 14/242,419; 17 pages. |
Non-Final Office Action dated Dec. 9, 2016 in U.S. Appl. No. 14/866,359; 26 pages. |
Non-Final Office Action dated Dec. 23, 2016 in U.S. Appl. No. 15/093,367; 13 pages. |
Non-Final Office Action dated Jan. 25, 2017 in U.S. Appl. No. 15/097,576; 17 pages. |
Non-Final Office Action dated Feb. 6, 2017 in U.S. Appl. No. 14/814,036; 22 pages. |
Non-Final Office Action dated Jun. 29, 2018 in U.S. Appl. No. 15/859,381. |
Non-final Office Action dated Jun. 26, 2018 in U.S. Appl. No. 15/859,384. |
Non-Final Office Action dated Jun. 29, 2018 in U.S. Appl. No. 15/859,374. |
Notice of Allowance dated Sep. 26, 2018 in U.S. Appl. No. 15/859,047; 10 pages. |
Notice of Allowance dated Nov. 9, 2018 in U.S. Appl. No. 15/859,015. |
Notice of Allowance dated Nov. 21, 2018 in U.S. Appl. No. 15/859,030. |
Notice of Allowance dated Nov. 21, 2018 in U.S. Appl. No. 15/859,374. |
Notice of Allowance dated Oct. 24, 2018 in U.S. Appl. No. 15/859,517. |
Notice of Allowance dated Nov. 21, 2018 U.S. Appl. No. 15/859,030. |
Office Action dated Aug. 30, 2018 in Chinese Patent Application No. 201580009984.2. |
Office Action dated Oct. 9, 2018 in Japanese Patent Application No. 2016-526761. |
NonFinal Office Action dated Sep. 4, 2019 in U.S. Appl. No. 15/445,260. |
NonFinal Office Action dated Sep. 16, 2019 in U.S. Appl. No. 15/445,362. |
Notice of Allowance dated Oct. 2, 2019 in U.S. Appl. No. 16/123,663. |
Notice of Allowance dated Oct. 4, 2019 in U.S. Appl. No. 16/027,739. |
Notice of Allowance dated Nov. 15, 2019 in U.S. Appl. No. 16/192,972. |
Notice of Allowance dated Dec. 11, 2019 in U.S. Appl. No. 16/197,622. |
NonFinal Office Action dated Jun. 25, 2019 in U.S. Appl. No. 16/197,622. |
Notice of Allowance dated Jun. 26, 2019 in U.S. Appl. No. 15/091,853. |
Office Action dated Jul. 23, 2019 in Japanese Patent Application No. 2016-529428 (with English translation). |
Notice of Allowance dated Jan. 17, 2020 in U.S. Appl. No. 15/445,362. |
Notice of Allowance dated Jan. 28, 2020 in U.S. Appl. No. 15/445,260. |
Office Action dated Jan. 21, 2020 in Japanese Patent Application No. 2016-529428 (with English translation). |
Office Action dated Mar. 10, 2020 in Japanese Patent Application No. 2017-564822 (with English translation). |
Number | Date | Country | |
---|---|---|---|
20170346002 A1 | Nov 2017 | US |
Number | Date | Country | |
---|---|---|---|
62198870 | Jul 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15097576 | Apr 2016 | US |
Child | 15674620 | US |